/******************************************************************************/
/* Legacy Header File */
/* Not recommended for use in new projects. */
/* Please use the msp430.h file or the device specific header file */
/******************************************************************************/
/********************************************************************
*
* Standard register and bit definitions for the Texas Instruments
* MSP430 microcontroller.
*
* This file supports assembler and C development for
* msp430x552x devices.
*
* Texas Instruments, Version 1.3
*
* Rev. 1.0, Setup
* Rev. 1.1, Fixed Error in DMA Trigger Definitons
* Rev. 1.2, fixed SYSUNIV_BUSIFG definition
* fixed wrong bit definition in PM5CTL0 (LOCKLPM5)
* Rev. 1.3, Changed access type of DMAxSZ registers to word only
*
********************************************************************/
#ifndef __msp430x552x
#define __msp430x552x
#define __MSP430_TI_HEADERS__
#include "iomacros.h"
/************************************************************
* STANDARD BITS
************************************************************/
#define BIT0 0x0001
#define BIT1 0x0002
#define BIT2 0x0004
#define BIT3 0x0008
#define BIT4 0x0010
#define BIT5 0x0020
#define BIT6 0x0040
#define BIT7 0x0080
#define BIT8 0x0100
#define BIT9 0x0200
#define BITA 0x0400
#define BITB 0x0800
#define BITC 0x1000
#define BITD 0x2000
#define BITE 0x4000
#define BITF 0x8000
/************************************************************
* STATUS REGISTER BITS
************************************************************/
#define C 0x0001
#define Z 0x0002
#define N 0x0004
#define V 0x0100
#define GIE 0x0008
#define CPUOFF 0x0010
#define OSCOFF 0x0020
#define SCG0 0x0040
#define SCG1 0x0080
/* Low Power Modes coded with Bits 4-7 in SR */
#ifndef __STDC__ /* Begin #defines for assembler */
#define LPM0 CPUOFF
#define LPM1 (SCG0+CPUOFF)
#define LPM2 (SCG1+CPUOFF)
#define LPM3 (SCG1+SCG0+CPUOFF)
#define LPM4 (SCG1+SCG0+OSCOFF+CPUOFF)
/* End #defines for assembler */
#else /* Begin #defines for C */
#define LPM0_bits CPUOFF
#define LPM1_bits (SCG0+CPUOFF)
#define LPM2_bits (SCG1+CPUOFF)
#define LPM3_bits (SCG1+SCG0+CPUOFF)
#define LPM4_bits (SCG1+SCG0+OSCOFF+CPUOFF)
#define LPM0 _BIS_SR(LPM0_bits) /* Enter Low Power Mode 0 */
#define LPM0_EXIT _BIC_SR_IRQ(LPM0_bits) /* Exit Low Power Mode 0 */
#define LPM1 _BIS_SR(LPM1_bits) /* Enter Low Power Mode 1 */
#define LPM1_EXIT _BIC_SR_IRQ(LPM1_bits) /* Exit Low Power Mode 1 */
#define LPM2 _BIS_SR(LPM2_bits) /* Enter Low Power Mode 2 */
#define LPM2_EXIT _BIC_SR_IRQ(LPM2_bits) /* Exit Low Power Mode 2 */
#define LPM3 _BIS_SR(LPM3_bits) /* Enter Low Power Mode 3 */
#define LPM3_EXIT _BIC_SR_IRQ(LPM3_bits) /* Exit Low Power Mode 3 */
#define LPM4 _BIS_SR(LPM4_bits) /* Enter Low Power Mode 4 */
#define LPM4_EXIT _BIC_SR_IRQ(LPM4_bits) /* Exit Low Power Mode 4 */
#endif /* End #defines for C */
/************************************************************
* CPU
************************************************************/
#define __MSP430_HAS_MSP430XV2_CPU__ /* Definition to show that it has MSP430XV2 CPU */
/************************************************************
* PERIPHERAL FILE MAP
************************************************************/
/************************************************************
* ADC12 PLUS
************************************************************/
#define __MSP430_HAS_ADC12_PLUS__ /* Definition to show that Module is available */
#define ADC12CTL0_ 0x0700 /* ADC12+ Control 0 */
sfrb(ADC12CTL0_L, ADC12CTL0_);
sfrb(ADC12CTL0_H, ADC12CTL0_+1);
sfrw(ADC12CTL0, ADC12CTL0_);
#define ADC12CTL1_ 0x0702 /* ADC12+ Control 1 */
sfrb(ADC12CTL1_L, ADC12CTL1_);
sfrb(ADC12CTL1_H, ADC12CTL1_+1);
sfrw(ADC12CTL1, ADC12CTL1_);
#define ADC12CTL2_ 0x0704 /* ADC12+ Control 2 */
sfrb(ADC12CTL2_L, ADC12CTL2_);
sfrb(ADC12CTL2_H, ADC12CTL2_+1);
sfrw(ADC12CTL2, ADC12CTL2_);
#define ADC12IFG_ 0x070A /* ADC12+ Interrupt Flag */
sfrb(ADC12IFG_L, ADC12IFG_);
sfrb(ADC12IFG_H, ADC12IFG_+1);
sfrw(ADC12IFG, ADC12IFG_);
#define ADC12IE_ 0x070C /* ADC12+ Interrupt Enable */
sfrb(ADC12IE_L, ADC12IE_);
sfrb(ADC12IE_H, ADC12IE_+1);
sfrw(ADC12IE, ADC12IE_);
#define ADC12IV_ 0x070E /* ADC12+ Interrupt Vector Word */
sfrb(ADC12IV_L, ADC12IV_);
sfrb(ADC12IV_H, ADC12IV_+1);
sfrw(ADC12IV, ADC12IV_);
#define ADC12MEM0_ 0x0720 /* ADC12 Conversion Memory 0 */
sfrb(ADC12MEM0_L, ADC12MEM0_);
sfrb(ADC12MEM0_H, ADC12MEM0_+1);
sfrw(ADC12MEM0, ADC12MEM0_);
#define ADC12MEM1_ 0x0722 /* ADC12 Conversion Memory 1 */
sfrb(ADC12MEM1_L, ADC12MEM1_);
sfrb(ADC12MEM1_H, ADC12MEM1_+1);
sfrw(ADC12MEM1, ADC12MEM1_);
#define ADC12MEM2_ 0x0724 /* ADC12 Conversion Memory 2 */
sfrb(ADC12MEM2_L, ADC12MEM2_);
sfrb(ADC12MEM2_H, ADC12MEM2_+1);
sfrw(ADC12MEM2, ADC12MEM2_);
#define ADC12MEM3_ 0x0726 /* ADC12 Conversion Memory 3 */
sfrb(ADC12MEM3_L, ADC12MEM3_);
sfrb(ADC12MEM3_H, ADC12MEM3_+1);
sfrw(ADC12MEM3, ADC12MEM3_);
#define ADC12MEM4_ 0x0728 /* ADC12 Conversion Memory 4 */
sfrb(ADC12MEM4_L, ADC12MEM4_);
sfrb(ADC12MEM4_H, ADC12MEM4_+1);
sfrw(ADC12MEM4, ADC12MEM4_);
#define ADC12MEM5_ 0x072A /* ADC12 Conversion Memory 5 */
sfrb(ADC12MEM5_L, ADC12MEM5_);
sfrb(ADC12MEM5_H, ADC12MEM5_+1);
sfrw(ADC12MEM5, ADC12MEM5_);
#define ADC12MEM6_ 0x072C /* ADC12 Conversion Memory 6 */
sfrb(ADC12MEM6_L, ADC12MEM6_);
sfrb(ADC12MEM6_H, ADC12MEM6_+1);
sfrw(ADC12MEM6, ADC12MEM6_);
#define ADC12MEM7_ 0x072E /* ADC12 Conversion Memory 7 */
sfrb(ADC12MEM7_L, ADC12MEM7_);
sfrb(ADC12MEM7_H, ADC12MEM7_+1);
sfrw(ADC12MEM7, ADC12MEM7_);
#define ADC12MEM8_ 0x0730 /* ADC12 Conversion Memory 8 */
sfrb(ADC12MEM8_L, ADC12MEM8_);
sfrb(ADC12MEM8_H, ADC12MEM8_+1);
sfrw(ADC12MEM8, ADC12MEM8_);
#define ADC12MEM9_ 0x0732 /* ADC12 Conversion Memory 9 */
sfrb(ADC12MEM9_L, ADC12MEM9_);
sfrb(ADC12MEM9_H, ADC12MEM9_+1);
sfrw(ADC12MEM9, ADC12MEM9_);
#define ADC12MEM10_ 0x0734 /* ADC12 Conversion Memory 10 */
sfrb(ADC12MEM10_L, ADC12MEM10_);
sfrb(ADC12MEM10_H, ADC12MEM10_+1);
sfrw(ADC12MEM10, ADC12MEM10_);
#define ADC12MEM11_ 0x0736 /* ADC12 Conversion Memory 11 */
sfrb(ADC12MEM11_L, ADC12MEM11_);
sfrb(ADC12MEM11_H, ADC12MEM11_+1);
sfrw(ADC12MEM11, ADC12MEM11_);
#define ADC12MEM12_ 0x0738 /* ADC12 Conversion Memory 12 */
sfrb(ADC12MEM12_L, ADC12MEM12_);
sfrb(ADC12MEM12_H, ADC12MEM12_+1);
sfrw(ADC12MEM12, ADC12MEM12_);
#define ADC12MEM13_ 0x073A /* ADC12 Conversion Memory 13 */
sfrb(ADC12MEM13_L, ADC12MEM13_);
sfrb(ADC12MEM13_H, ADC12MEM13_+1);
sfrw(ADC12MEM13, ADC12MEM13_);
#define ADC12MEM14_ 0x073C /* ADC12 Conversion Memory 14 */
sfrb(ADC12MEM14_L, ADC12MEM14_);
sfrb(ADC12MEM14_H, ADC12MEM14_+1);
sfrw(ADC12MEM14, ADC12MEM14_);
#define ADC12MEM15_ 0x073E /* ADC12 Conversion Memory 15 */
sfrb(ADC12MEM15_L, ADC12MEM15_);
sfrb(ADC12MEM15_H, ADC12MEM15_+1);
sfrw(ADC12MEM15, ADC12MEM15_);
#define ADC12MEM_ ADC12MEM /* ADC12 Conversion Memory */
#ifndef __STDC__
#define ADC12MEM ADC12MEM0 /* ADC12 Conversion Memory (for assembler) */
#else
#define ADC12MEM ((volatile int*) &ADC12MEM0) /* ADC12 Conversion Memory (for C) */
#endif
#define ADC12MCTL0_ 0x0710 /* ADC12 Memory Control 0 */
sfrb(ADC12MCTL0, ADC12MCTL0_);
#define ADC12MCTL1_ 0x0711 /* ADC12 Memory Control 1 */
sfrb(ADC12MCTL1, ADC12MCTL1_);
#define ADC12MCTL2_ 0x0712 /* ADC12 Memory Control 2 */
sfrb(ADC12MCTL2, ADC12MCTL2_);
#define ADC12MCTL3_ 0x0713 /* ADC12 Memory Control 3 */
sfrb(ADC12MCTL3, ADC12MCTL3_);
#define ADC12MCTL4_ 0x0714 /* ADC12 Memory Control 4 */
sfrb(ADC12MCTL4, ADC12MCTL4_);
#define ADC12MCTL5_ 0x0715 /* ADC12 Memory Control 5 */
sfrb(ADC12MCTL5, ADC12MCTL5_);
#define ADC12MCTL6_ 0x0716 /* ADC12 Memory Control 6 */
sfrb(ADC12MCTL6, ADC12MCTL6_);
#define ADC12MCTL7_ 0x0717 /* ADC12 Memory Control 7 */
sfrb(ADC12MCTL7, ADC12MCTL7_);
#define ADC12MCTL8_ 0x0718 /* ADC12 Memory Control 8 */
sfrb(ADC12MCTL8, ADC12MCTL8_);
#define ADC12MCTL9_ 0x0719 /* ADC12 Memory Control 9 */
sfrb(ADC12MCTL9, ADC12MCTL9_);
#define ADC12MCTL10_ 0x071A /* ADC12 Memory Control 10 */
sfrb(ADC12MCTL10, ADC12MCTL10_);
#define ADC12MCTL11_ 0x071B /* ADC12 Memory Control 11 */
sfrb(ADC12MCTL11, ADC12MCTL11_);
#define ADC12MCTL12_ 0x071C /* ADC12 Memory Control 12 */
sfrb(ADC12MCTL12, ADC12MCTL12_);
#define ADC12MCTL13_ 0x071D /* ADC12 Memory Control 13 */
sfrb(ADC12MCTL13, ADC12MCTL13_);
#define ADC12MCTL14_ 0x071E /* ADC12 Memory Control 14 */
sfrb(ADC12MCTL14, ADC12MCTL14_);
#define ADC12MCTL15_ 0x071F /* ADC12 Memory Control 15 */
sfrb(ADC12MCTL15, ADC12MCTL15_);
#define ADC12MCTL_ ADC12MCTL /* ADC12 Memory Control */
#ifndef __STDC__
#define ADC12MCTL ADC12MCTL0 /* ADC12 Memory Control (for assembler) */
#else
#define ADC12MCTL ((volatile char*)ADC12MCTL0) /* ADC12 Memory Control (for C) */
#endif
/* ADC12CTL0 Control Bits */
#define ADC12SC 0x0001 /* ADC12 Start Conversion */
#define ADC12ENC 0x0002 /* ADC12 Enable Conversion */
#define ADC12TOVIE 0x0004 /* ADC12 Timer Overflow interrupt enable */
#define ADC12OVIE 0x0008 /* ADC12 Overflow interrupt enable */
#define ADC12ON 0x0010 /* ADC12 On/enable */
#define ADC12REFON 0x0020 /* ADC12 Reference on */
#define ADC12REF2_5V 0x0040 /* ADC12 Ref 0:1.5V / 1:2.5V */
#define ADC12MSC 0x0080 /* ADC12 Multiple SampleConversion */
#define ADC12SHT00 0x0100 /* ADC12 Sample Hold 0 Select Bit: 0 */
#define ADC12SHT01 0x0200 /* ADC12 Sample Hold 0 Select Bit: 1 */
#define ADC12SHT02 0x0400 /* ADC12 Sample Hold 0 Select Bit: 2 */
#define ADC12SHT03 0x0800 /* ADC12 Sample Hold 0 Select Bit: 3 */
#define ADC12SHT10 0x1000 /* ADC12 Sample Hold 1 Select Bit: 0 */
#define ADC12SHT11 0x2000 /* ADC12 Sample Hold 1 Select Bit: 1 */
#define ADC12SHT12 0x4000 /* ADC12 Sample Hold 1 Select Bit: 2 */
#define ADC12SHT13 0x8000 /* ADC12 Sample Hold 1 Select Bit: 3 */
/* ADC12CTL0 Control Bits */
#define ADC12SC_L (0x0001) /* ADC12 Start Conversion */
#define ADC12ENC_L (0x0002) /* ADC12 Enable Conversion */
#define ADC12TOVIE_L (0x0004) /* ADC12 Timer Overflow interrupt enable */
#define ADC12OVIE_L (0x0008) /* ADC12 Overflow interrupt enable */
#define ADC12ON_L (0x0010) /* ADC12 On/enable */
#define ADC12REFON_L (0x0020) /* ADC12 Reference on */
#define ADC12REF2_5V_L (0x0040) /* ADC12 Ref 0:1.5V / 1:2.5V */
#define ADC12MSC_L (0x0080) /* ADC12 Multiple SampleConversion */
/* ADC12CTL0 Control Bits */
#define ADC12SHT00_H (0x0001) /* ADC12 Sample Hold 0 Select Bit: 0 */
#define ADC12SHT01_H (0x0002) /* ADC12 Sample Hold 0 Select Bit: 1 */
#define ADC12SHT02_H (0x0004) /* ADC12 Sample Hold 0 Select Bit: 2 */
#define ADC12SHT03_H (0x0008) /* ADC12 Sample Hold 0 Select Bit: 3 */
#define ADC12SHT10_H (0x0010) /* ADC12 Sample Hold 1 Select Bit: 0 */
#define ADC12SHT11_H (0x0020) /* ADC12 Sample Hold 1 Select Bit: 1 */
#define ADC12SHT12_H (0x0040) /* ADC12 Sample Hold 1 Select Bit: 2 */
#define ADC12SHT13_H (0x0080) /* ADC12 Sample Hold 1 Select Bit: 3 */
#define ADC12SHT0_0 (0*0x100) /* ADC12 Sample Hold 0 Select Bit: 0 */
#define ADC12SHT0_1 (1*0x100) /* ADC12 Sample Hold 0 Select Bit: 1 */
#define ADC12SHT0_2 (2*0x100) /* ADC12 Sample Hold 0 Select Bit: 2 */
#define ADC12SHT0_3 (3*0x100) /* ADC12 Sample Hold 0 Select Bit: 3 */
#define ADC12SHT0_4 (4*0x100) /* ADC12 Sample Hold 0 Select Bit: 4 */
#define ADC12SHT0_5 (5*0x100) /* ADC12 Sample Hold 0 Select Bit: 5 */
#define ADC12SHT0_6 (6*0x100) /* ADC12 Sample Hold 0 Select Bit: 6 */
#define ADC12SHT0_7 (7*0x100) /* ADC12 Sample Hold 0 Select Bit: 7 */
#define ADC12SHT0_8 (8*0x100) /* ADC12 Sample Hold 0 Select Bit: 8 */
#define ADC12SHT0_9 (9*0x100) /* ADC12 Sample Hold 0 Select Bit: 9 */
#define ADC12SHT0_10 (10*0x100) /* ADC12 Sample Hold 0 Select Bit: 10 */
#define ADC12SHT0_11 (11*0x100) /* ADC12 Sample Hold 0 Select Bit: 11 */
#define ADC12SHT0_12 (12*0x100) /* ADC12 Sample Hold 0 Select Bit: 12 */
#define ADC12SHT0_13 (13*0x100) /* ADC12 Sample Hold 0 Select Bit: 13 */
#define ADC12SHT0_14 (14*0x100) /* ADC12 Sample Hold 0 Select Bit: 14 */
#define ADC12SHT0_15 (15*0x100) /* ADC12 Sample Hold 0 Select Bit: 15 */
#define ADC12SHT1_0 (0U*0x1000) /* ADC12 Sample Hold 1 Select Bit: 0 */
#define ADC12SHT1_1 (1U*0x1000) /* ADC12 Sample Hold 1 Select Bit: 1 */
#define ADC12SHT1_2 (2U*0x1000) /* ADC12 Sample Hold 1 Select Bit: 2 */
#define ADC12SHT1_3 (3U*0x1000) /* ADC12 Sample Hold 1 Select Bit: 3 */
#define ADC12SHT1_4 (4U*0x1000) /* ADC12 Sample Hold 1 Select Bit: 4 */
#define ADC12SHT1_5 (5U*0x1000) /* ADC12 Sample Hold 1 Select Bit: 5 */
#define ADC12SHT1_6 (6U*0x1000) /* ADC12 Sample Hold 1 Select Bit: 6 */
#define ADC12SHT1_7 (7U*0x1000) /* ADC12 Sample Hold 1 Select Bit: 7 */
#define ADC12SHT1_8 (8U*0x1000) /* ADC12 Sample Hold 1 Select Bit: 8 */
#define ADC12SHT1_9 (9U*0x1000) /* ADC12 Sample Hold 1 Select Bit: 9 */
#define ADC12SHT1_10 (10U*0x1000) /* ADC12 Sample Hold 1 Select Bit: 10 */
#define ADC12SHT1_11 (11U*0x1000) /* ADC12 Sample Hold 1 Select Bit: 11 */
#define ADC12SHT1_12 (12U*0x1000) /* ADC12 Sample Hold 1 Select Bit: 12 */
#define ADC12SHT1_13 (13U*0x1000) /* ADC12 Sample Hold 1 Select Bit: 13 */
#define ADC12SHT1_14 (14U*0x1000) /* ADC12 Sample Hold 1 Select Bit: 14 */
#define ADC12SHT1_15 (15U*0x1000) /* ADC12 Sample Hold 1 Select Bit: 15 */
/* ADC12CTL1 Control Bits */
#define ADC12BUSY (0x0001) /* ADC12 Busy */
#define ADC12CONSEQ0 (0x0002) /* ADC12 Conversion Sequence Select Bit: 0 */
#define ADC12CONSEQ1 (0x0004) /* ADC12 Conversion Sequence Select Bit: 1 */
#define ADC12SSEL0 (0x0008) /* ADC12 Clock Source Select Bit: 0 */
#define ADC12SSEL1 (0x0010) /* ADC12 Clock Source Select Bit: 1 */
#define ADC12DIV0 (0x0020) /* ADC12 Clock Divider Select Bit: 0 */
#define ADC12DIV1 (0x0040) /* ADC12 Clock Divider Select Bit: 1 */
#define ADC12DIV2 (0x0080) /* ADC12 Clock Divider Select Bit: 2 */
#define ADC12ISSH (0x0100) /* ADC12 Invert Sample Hold Signal */
#define ADC12SHP (0x0200) /* ADC12 Sample/Hold Pulse Mode */
#define ADC12SHS0 (0x0400) /* ADC12 Sample/Hold Source Bit: 0 */
#define ADC12SHS1 (0x0800) /* ADC12 Sample/Hold Source Bit: 1 */
#define ADC12CSTARTADD0 (0x1000) /* ADC12 Conversion Start Address Bit: 0 */
#define ADC12CSTARTADD1 (0x2000) /* ADC12 Conversion Start Address Bit: 1 */
#define ADC12CSTARTADD2 (0x4000) /* ADC12 Conversion Start Address Bit: 2 */
#define ADC12CSTARTADD3 (0x8000) /* ADC12 Conversion Start Address Bit: 3 */
/* ADC12CTL1 Control Bits */
#define ADC12BUSY_L (0x0001) /* ADC12 Busy */
#define ADC12CONSEQ0_L (0x0002) /* ADC12 Conversion Sequence Select Bit: 0 */
#define ADC12CONSEQ1_L (0x0004) /* ADC12 Conversion Sequence Select Bit: 1 */
#define ADC12SSEL0_L (0x0008) /* ADC12 Clock Source Select Bit: 0 */
#define ADC12SSEL1_L (0x0010) /* ADC12 Clock Source Select Bit: 1 */
#define ADC12DIV0_L (0x0020) /* ADC12 Clock Divider Select Bit: 0 */
#define ADC12DIV1_L (0x0040) /* ADC12 Clock Divider Select Bit: 1 */
#define ADC12DIV2_L (0x0080) /* ADC12 Clock Divider Select Bit: 2 */
/* ADC12CTL1 Control Bits */
#define ADC12ISSH_H (0x0001) /* ADC12 Invert Sample Hold Signal */
#define ADC12SHP_H (0x0002) /* ADC12 Sample/Hold Pulse Mode */
#define ADC12SHS0_H (0x0004) /* ADC12 Sample/Hold Source Bit: 0 */
#define ADC12SHS1_H (0x0008) /* ADC12 Sample/Hold Source Bit: 1 */
#define ADC12CSTARTADD0_H (0x0010) /* ADC12 Conversion Start Address Bit: 0 */
#define ADC12CSTARTADD1_H (0x0020) /* ADC12 Conversion Start Address Bit: 1 */
#define ADC12CSTARTADD2_H (0x0040) /* ADC12 Conversion Start Address Bit: 2 */
#define ADC12CSTARTADD3_H (0x0080) /* ADC12 Conversion Start Address Bit: 3 */
#define ADC12CONSEQ_0 (0*2) /* ADC12 Conversion Sequence Select: 0 */
#define ADC12CONSEQ_1 (1*2) /* ADC12 Conversion Sequence Select: 1 */
#define ADC12CONSEQ_2 (2*2) /* ADC12 Conversion Sequence Select: 2 */
#define ADC12CONSEQ_3 (3*2) /* ADC12 Conversion Sequence Select: 3 */
#define ADC12SSEL_0 (0*8) /* ADC12 Clock Source Select: 0 */
#define ADC12SSEL_1 (1*8) /* ADC12 Clock Source Select: 1 */
#define ADC12SSEL_2 (2*8) /* ADC12 Clock Source Select: 2 */
#define ADC12SSEL_3 (3*8) /* ADC12 Clock Source Select: 3 */
#define ADC12DIV_0 (0*0x20) /* ADC12 Clock Divider Select: 0 */
#define ADC12DIV_1 (1*0x20) /* ADC12 Clock Divider Select: 1 */
#define ADC12DIV_2 (2*0x20) /* ADC12 Clock Divider Select: 2 */
#define ADC12DIV_3 (3*0x20) /* ADC12 Clock Divider Select: 3 */
#define ADC12DIV_4 (4*0x20) /* ADC12 Clock Divider Select: 4 */
#define ADC12DIV_5 (5*0x20) /* ADC12 Clock Divider Select: 5 */
#define ADC12DIV_6 (6*0x20) /* ADC12 Clock Divider Select: 6 */
#define ADC12DIV_7 (7*0x20) /* ADC12 Clock Divider Select: 7 */
#define ADC12SHS_0 (0*0x400) /* ADC12 Sample/Hold Source: 0 */
#define ADC12SHS_1 (1*0x400) /* ADC12 Sample/Hold Source: 1 */
#define ADC12SHS_2 (2*0x400) /* ADC12 Sample/Hold Source: 2 */
#define ADC12SHS_3 (3*0x400) /* ADC12 Sample/Hold Source: 3 */
#define ADC12CSTARTADD_0 (0U*0x1000) /* ADC12 Conversion Start Address: 0 */
#define ADC12CSTARTADD_1 (1U*0x1000) /* ADC12 Conversion Start Address: 1 */
#define ADC12CSTARTADD_2 (2U*0x1000) /* ADC12 Conversion Start Address: 2 */
#define ADC12CSTARTADD_3 (3U*0x1000) /* ADC12 Conversion Start Address: 3 */
#define ADC12CSTARTADD_4 (4U*0x1000) /* ADC12 Conversion Start Address: 4 */
#define ADC12CSTARTADD_5 (5U*0x1000) /* ADC12 Conversion Start Address: 5 */
#define ADC12CSTARTADD_6 (6U*0x1000) /* ADC12 Conversion Start Address: 6 */
#define ADC12CSTARTADD_7 (7U*0x1000) /* ADC12 Conversion Start Address: 7 */
#define ADC12CSTARTADD_8 (8U*0x1000) /* ADC12 Conversion Start Address: 8 */
#define ADC12CSTARTADD_9 (9U*0x1000) /* ADC12 Conversion Start Address: 9 */
#define ADC12CSTARTADD_10 (10U*0x1000) /* ADC12 Conversion Start Address: 10 */
#define ADC12CSTARTADD_11 (11U*0x1000) /* ADC12 Conversion Start Address: 11 */
#define ADC12CSTARTADD_12 (12U*0x1000) /* ADC12 Conversion Start Address: 12 */
#define ADC12CSTARTADD_13 (13U*0x1000) /* ADC12 Conversion Start Address: 13 */
#define ADC12CSTARTADD_14 (14U*0x1000) /* ADC12 Conversion Start Address: 14 */
#define ADC12CSTARTADD_15 (15U*0x1000) /* ADC12 Conversion Start Address: 15 */
/* ADC12CTL2 Control Bits */
#define ADC12REFBURST (0x0001) /* ADC12+ Reference Burst */
#define ADC12REFOUT (0x0002) /* ADC12+ Reference Out */
#define ADC12SR (0x0004) /* ADC12+ Sampling Rate */
#define ADC12DF (0x0008) /* ADC12+ Data Format */
#define ADC12RES0 (0x0010) /* ADC12+ Resolution Bit: 0 */
#define ADC12RES1 (0x0020) /* ADC12+ Resolution Bit: 1 */
#define ADC12TCOFF (0x0080) /* ADC12+ Temperature Sensor Off */
#define ADC12PDIV (0x0100) /* ADC12+ predivider 0:/1 1:/4 */
/* ADC12CTL2 Control Bits */
#define ADC12REFBURST_L (0x0001) /* ADC12+ Reference Burst */
#define ADC12REFOUT_L (0x0002) /* ADC12+ Reference Out */
#define ADC12SR_L (0x0004) /* ADC12+ Sampling Rate */
#define ADC12DF_L (0x0008) /* ADC12+ Data Format */
#define ADC12RES0_L (0x0010) /* ADC12+ Resolution Bit: 0 */
#define ADC12RES1_L (0x0020) /* ADC12+ Resolution Bit: 1 */
#define ADC12TCOFF_L (0x0080) /* ADC12+ Temperature Sensor Off */
/* ADC12CTL2 Control Bits */
#define ADC12PDIV_H (0x0001) /* ADC12+ predivider 0:/1 1:/4 */
#define ADC12RES_0 (0x0000) /* ADC12+ Resolution : 8 Bit */
#define ADC12RES_1 (0x0010) /* ADC12+ Resolution : 10 Bit */
#define ADC12RES_2 (0x0020) /* ADC12+ Resolution : 12 Bit */
#define ADC12RES_3 (0x0030) /* ADC12+ Resolution : reserved */
/* ADC12MCTLx Control Bits */
#define ADC12INCH0 (0x0001) /* ADC12 Input Channel Select Bit 0 */
#define ADC12INCH1 (0x0002) /* ADC12 Input Channel Select Bit 1 */
#define ADC12INCH2 (0x0004) /* ADC12 Input Channel Select Bit 2 */
#define ADC12INCH3 (0x0008) /* ADC12 Input Channel Select Bit 3 */
#define ADC12SREF0 (0x0010) /* ADC12 Select Reference Bit 0 */
#define ADC12SREF1 (0x0020) /* ADC12 Select Reference Bit 1 */
#define ADC12SREF2 (0x0040) /* ADC12 Select Reference Bit 2 */
#define ADC12EOS (0x0080) /* ADC12 End of Sequence */
#define ADC12INCH_0 (0x0000) /* ADC12 Input Channel 0 */
#define ADC12INCH_1 (0x0001) /* ADC12 Input Channel 1 */
#define ADC12INCH_2 (0x0002) /* ADC12 Input Channel 2 */
#define ADC12INCH_3 (0x0003) /* ADC12 Input Channel 3 */
#define ADC12INCH_4 (0x0004) /* ADC12 Input Channel 4 */
#define ADC12INCH_5 (0x0005) /* ADC12 Input Channel 5 */
#define ADC12INCH_6 (0x0006) /* ADC12 Input Channel 6 */
#define ADC12INCH_7 (0x0007) /* ADC12 Input Channel 7 */
#define ADC12INCH_8 (0x0008) /* ADC12 Input Channel 8 */
#define ADC12INCH_9 (0x0009) /* ADC12 Input Channel 9 */
#define ADC12INCH_10 (0x000A) /* ADC12 Input Channel 10 */
#define ADC12INCH_11 (0x000B) /* ADC12 Input Channel 11 */
#define ADC12INCH_12 (0x000C) /* ADC12 Input Channel 12 */
#define ADC12INCH_13 (0x000D) /* ADC12 Input Channel 13 */
#define ADC12INCH_14 (0x000E) /* ADC12 Input Channel 14 */
#define ADC12INCH_15 (0x000F) /* ADC12 Input Channel 15 */
#define ADC12SREF_0 (0*0x10) /* ADC12 Select Reference 0 */
#define ADC12SREF_1 (1*0x10) /* ADC12 Select Reference 1 */
#define ADC12SREF_2 (2*0x10) /* ADC12 Select Reference 2 */
#define ADC12SREF_3 (3*0x10) /* ADC12 Select Reference 3 */
#define ADC12SREF_4 (4*0x10) /* ADC12 Select Reference 4 */
#define ADC12SREF_5 (5*0x10) /* ADC12 Select Reference 5 */
#define ADC12SREF_6 (6*0x10) /* ADC12 Select Reference 6 */
#define ADC12SREF_7 (7*0x10) /* ADC12 Select Reference 7 */
#define ADC12IE0 (0x0001) /* ADC12 Memory 0 Interrupt Enable */
#define ADC12IE1 (0x0002) /* ADC12 Memory 1 Interrupt Enable */
#define ADC12IE2 (0x0004) /* ADC12 Memory 2 Interrupt Enable */
#define ADC12IE3 (0x0008) /* ADC12 Memory 3 Interrupt Enable */
#define ADC12IE4 (0x0010) /* ADC12 Memory 4 Interrupt Enable */
#define ADC12IE5 (0x0020) /* ADC12 Memory 5 Interrupt Enable */
#define ADC12IE6 (0x0040) /* ADC12 Memory 6 Interrupt Enable */
#define ADC12IE7 (0x0080) /* ADC12 Memory 7 Interrupt Enable */
#define ADC12IE8 (0x0100) /* ADC12 Memory 8 Interrupt Enable */
#define ADC12IE9 (0x0200) /* ADC12 Memory 9 Interrupt Enable */
#define ADC12IE10 (0x0400) /* ADC12 Memory 10 Interrupt Enable */
#define ADC12IE11 (0x0800) /* ADC12 Memory 11 Interrupt Enable */
#define ADC12IE12 (0x1000) /* ADC12 Memory 12 Interrupt Enable */
#define ADC12IE13 (0x2000) /* ADC12 Memory 13 Interrupt Enable */
#define ADC12IE14 (0x4000) /* ADC12 Memory 14 Interrupt Enable */
#define ADC12IE15 (0x8000) /* ADC12 Memory 15 Interrupt Enable */
#define ADC12IE0_L (0x0001) /* ADC12 Memory 0 Interrupt Enable */
#define ADC12IE1_L (0x0002) /* ADC12 Memory 1 Interrupt Enable */
#define ADC12IE2_L (0x0004) /* ADC12 Memory 2 Interrupt Enable */
#define ADC12IE3_L (0x0008) /* ADC12 Memory 3 Interrupt Enable */
#define ADC12IE4_L (0x0010) /* ADC12 Memory 4 Interrupt Enable */
#define ADC12IE5_L (0x0020) /* ADC12 Memory 5 Interrupt Enable */
#define ADC12IE6_L (0x0040) /* ADC12 Memory 6 Interrupt Enable */
#define ADC12IE7_L (0x0080) /* ADC12 Memory 7 Interrupt Enable */
#define ADC12IE8_H (0x0001) /* ADC12 Memory 8 Interrupt Enable */
#define ADC12IE9_H (0x0002) /* ADC12 Memory 9 Interrupt Enable */
#define ADC12IE10_H (0x0004) /* ADC12 Memory 10 Interrupt Enable */
#define ADC12IE11_H (0x0008) /* ADC12 Memory 11 Interrupt Enable */
#define ADC12IE12_H (0x0010) /* ADC12 Memory 12 Interrupt Enable */
#define ADC12IE13_H (0x0020) /* ADC12 Memory 13 Interrupt Enable */
#define ADC12IE14_H (0x0040) /* ADC12 Memory 14 Interrupt Enable */
#define ADC12IE15_H (0x0080) /* ADC12 Memory 15 Interrupt Enable */
#define ADC12IFG0 (0x0001) /* ADC12 Memory 0 Interrupt Flag */
#define ADC12IFG1 (0x0002) /* ADC12 Memory 1 Interrupt Flag */
#define ADC12IFG2 (0x0004) /* ADC12 Memory 2 Interrupt Flag */
#define ADC12IFG3 (0x0008) /* ADC12 Memory 3 Interrupt Flag */
#define ADC12IFG4 (0x0010) /* ADC12 Memory 4 Interrupt Flag */
#define ADC12IFG5 (0x0020) /* ADC12 Memory 5 Interrupt Flag */
#define ADC12IFG6 (0x0040) /* ADC12 Memory 6 Interrupt Flag */
#define ADC12IFG7 (0x0080) /* ADC12 Memory 7 Interrupt Flag */
#define ADC12IFG8 (0x0100) /* ADC12 Memory 8 Interrupt Flag */
#define ADC12IFG9 (0x0200) /* ADC12 Memory 9 Interrupt Flag */
#define ADC12IFG10 (0x0400) /* ADC12 Memory 10 Interrupt Flag */
#define ADC12IFG11 (0x0800) /* ADC12 Memory 11 Interrupt Flag */
#define ADC12IFG12 (0x1000) /* ADC12 Memory 12 Interrupt Flag */
#define ADC12IFG13 (0x2000) /* ADC12 Memory 13 Interrupt Flag */
#define ADC12IFG14 (0x4000) /* ADC12 Memory 14 Interrupt Flag */
#define ADC12IFG15 (0x8000) /* ADC12 Memory 15 Interrupt Flag */
#define ADC12IFG0_L (0x0001) /* ADC12 Memory 0 Interrupt Flag */
#define ADC12IFG1_L (0x0002) /* ADC12 Memory 1 Interrupt Flag */
#define ADC12IFG2_L (0x0004) /* ADC12 Memory 2 Interrupt Flag */
#define ADC12IFG3_L (0x0008) /* ADC12 Memory 3 Interrupt Flag */
#define ADC12IFG4_L (0x0010) /* ADC12 Memory 4 Interrupt Flag */
#define ADC12IFG5_L (0x0020) /* ADC12 Memory 5 Interrupt Flag */
#define ADC12IFG6_L (0x0040) /* ADC12 Memory 6 Interrupt Flag */
#define ADC12IFG7_L (0x0080) /* ADC12 Memory 7 Interrupt Flag */
#define ADC12IFG8_H (0x0001) /* ADC12 Memory 8 Interrupt Flag */
#define ADC12IFG9_H (0x0002) /* ADC12 Memory 9 Interrupt Flag */
#define ADC12IFG10_H (0x0004) /* ADC12 Memory 10 Interrupt Flag */
#define ADC12IFG11_H (0x0008) /* ADC12 Memory 11 Interrupt Flag */
#define ADC12IFG12_H (0x0010) /* ADC12 Memory 12 Interrupt Flag */
#define ADC12IFG13_H (0x0020) /* ADC12 Memory 13 Interrupt Flag */
#define ADC12IFG14_H (0x0040) /* ADC12 Memory 14 Interrupt Flag */
#define ADC12IFG15_H (0x0080) /* ADC12 Memory 15 Interrupt Flag */
/* ADC12IV Definitions */
#define ADC12IV_NONE (0x0000) /* No Interrupt pending */
#define ADC12IV_ADC12OVIFG (0x0002) /* ADC12OVIFG */
#define ADC12IV_ADC12TOVIFG (0x0004) /* ADC12TOVIFG */
#define ADC12IV_ADC12IFG0 (0x0006) /* ADC12IFG0 */
#define ADC12IV_ADC12IFG1 (0x0008) /* ADC12IFG1 */
#define ADC12IV_ADC12IFG2 (0x000A) /* ADC12IFG2 */
#define ADC12IV_ADC12IFG3 (0x000C) /* ADC12IFG3 */
#define ADC12IV_ADC12IFG4 (0x000E) /* ADC12IFG4 */
#define ADC12IV_ADC12IFG5 (0x0010) /* ADC12IFG5 */
#define ADC12IV_ADC12IFG6 (0x0012) /* ADC12IFG6 */
#define ADC12IV_ADC12IFG7 (0x0014) /* ADC12IFG7 */
#define ADC12IV_ADC12IFG8 (0x0016) /* ADC12IFG8 */
#define ADC12IV_ADC12IFG9 (0x0018) /* ADC12IFG9 */
#define ADC12IV_ADC12IFG10 (0x001A) /* ADC12IFG10 */
#define ADC12IV_ADC12IFG11 (0x001C) /* ADC12IFG11 */
#define ADC12IV_ADC12IFG12 (0x001E) /* ADC12IFG12 */
#define ADC12IV_ADC12IFG13 (0x0020) /* ADC12IFG13 */
#define ADC12IV_ADC12IFG14 (0x0022) /* ADC12IFG14 */
#define ADC12IV_ADC12IFG15 (0x0024) /* ADC12IFG15 */
/************************************************************
* Comparator B
************************************************************/
#define __MSP430_HAS_COMPB__ /* Definition to show that Module is available */
#define CBCTL0_ 0x08C0 /* Comparator B Control Register 0 */
sfrb(CBCTL0_L, CBCTL0_);
sfrb(CBCTL0_H, CBCTL0_+1);
sfrw(CBCTL0, CBCTL0_);
#define CBCTL1_ 0x08C2 /* Comparator B Control Register 1 */
sfrb(CBCTL1_L, CBCTL1_);
sfrb(CBCTL1_H, CBCTL1_+1);
sfrw(CBCTL1, CBCTL1_);
#define CBCTL2_ 0x08C4 /* Comparator B Control Register 2 */
sfrb(CBCTL2_L, CBCTL2_);
sfrb(CBCTL2_H, CBCTL2_+1);
sfrw(CBCTL2, CBCTL2_);
#define CBCTL3_ 0x08C6 /* Comparator B Control Register 3 */
sfrb(CBCTL3_L, CBCTL3_);
sfrb(CBCTL3_H, CBCTL3_+1);
sfrw(CBCTL3, CBCTL3_);
#define CBINT_ 0x08CC /* Comparator B Interrupt Register */
sfrb(CBINT_L, CBINT_);
sfrb(CBINT_H, CBINT_+1);
sfrw(CBINT, CBINT_);
#define CBIV_ 0x08CE /* Comparator B Interrupt Vector Word */
sfrw(CBIV, CBIV_);
/* CBCTL0 Control Bits */
#define CBIPSEL0 (0x0001) /* Comp. B Pos. Channel Input Select 0 */
#define CBIPSEL1 (0x0002) /* Comp. B Pos. Channel Input Select 1 */
#define CBIPSEL2 (0x0004) /* Comp. B Pos. Channel Input Select 2 */
#define CBIPSEL3 (0x0008) /* Comp. B Pos. Channel Input Select 3 */
//#define RESERVED (0x0010) /* Comp. B */
//#define RESERVED (0x0020) /* Comp. B */
//#define RESERVED (0x0040) /* Comp. B */
#define CBIPEN (0x0080) /* Comp. B Pos. Channel Input Enable */
#define CBIMSEL0 (0x0100) /* Comp. B Neg. Channel Input Select 0 */
#define CBIMSEL1 (0x0200) /* Comp. B Neg. Channel Input Select 1 */
#define CBIMSEL2 (0x0400) /* Comp. B Neg. Channel Input Select 2 */
#define CBIMSEL3 (0x0800) /* Comp. B Neg. Channel Input Select 3 */
//#define RESERVED (0x1000) /* Comp. B */
//#define RESERVED (0x2000) /* Comp. B */
//#define RESERVED (0x4000) /* Comp. B */
#define CBIMEN (0x8000) /* Comp. B Neg. Channel Input Enable */
/* CBCTL0 Control Bits */
#define CBIPSEL0_L (0x0001) /* Comp. B Pos. Channel Input Select 0 */
#define CBIPSEL1_L (0x0002) /* Comp. B Pos. Channel Input Select 1 */
#define CBIPSEL2_L (0x0004) /* Comp. B Pos. Channel Input Select 2 */
#define CBIPSEL3_L (0x0008) /* Comp. B Pos. Channel Input Select 3 */
//#define RESERVED (0x0010) /* Comp. B */
//#define RESERVED (0x0020) /* Comp. B */
//#define RESERVED (0x0040) /* Comp. B */
#define CBIPEN_L (0x0080) /* Comp. B Pos. Channel Input Enable */
//#define RESERVED (0x1000) /* Comp. B */
//#define RESERVED (0x2000) /* Comp. B */
//#define RESERVED (0x4000) /* Comp. B */
/* CBCTL0 Control Bits */
//#define RESERVED (0x0010) /* Comp. B */
//#define RESERVED (0x0020) /* Comp. B */
//#define RESERVED (0x0040) /* Comp. B */
#define CBIMSEL0_H (0x0001) /* Comp. B Neg. Channel Input Select 0 */
#define CBIMSEL1_H (0x0002) /* Comp. B Neg. Channel Input Select 1 */
#define CBIMSEL2_H (0x0004) /* Comp. B Neg. Channel Input Select 2 */
#define CBIMSEL3_H (0x0008) /* Comp. B Neg. Channel Input Select 3 */
//#define RESERVED (0x1000) /* Comp. B */
//#define RESERVED (0x2000) /* Comp. B */
//#define RESERVED (0x4000) /* Comp. B */
#define CBIMEN_H (0x0080) /* Comp. B Neg. Channel Input Enable */
#define CBIPSEL_0 (0x0000) /* Comp. B V+ terminal Input Select: Channel 0 */
#define CBIPSEL_1 (0x0001) /* Comp. B V+ terminal Input Select: Channel 1 */
#define CBIPSEL_2 (0x0002) /* Comp. B V+ terminal Input Select: Channel 2 */
#define CBIPSEL_3 (0x0003) /* Comp. B V+ terminal Input Select: Channel 3 */
#define CBIPSEL_4 (0x0004) /* Comp. B V+ terminal Input Select: Channel 4 */
#define CBIPSEL_5 (0x0005) /* Comp. B V+ terminal Input Select: Channel 5 */
#define CBIPSEL_6 (0x0006) /* Comp. B V+ terminal Input Select: Channel 6 */
#define CBIPSEL_7 (0x0007) /* Comp. B V+ terminal Input Select: Channel 7 */
#define CBIPSEL_8 (0x0008) /* Comp. B V+ terminal Input Select: Channel 8 */
#define CBIPSEL_9 (0x0009) /* Comp. B V+ terminal Input Select: Channel 9 */
#define CBIPSEL_10 (0x000A) /* Comp. B V+ terminal Input Select: Channel 10 */
#define CBIPSEL_11 (0x000B) /* Comp. B V+ terminal Input Select: Channel 11 */
#define CBIPSEL_12 (0x000C) /* Comp. B V+ terminal Input Select: Channel 12 */
#define CBIPSEL_13 (0x000D) /* Comp. B V+ terminal Input Select: Channel 13 */
#define CBIPSEL_14 (0x000E) /* Comp. B V+ terminal Input Select: Channel 14 */
#define CBIPSEL_15 (0x000F) /* Comp. B V+ terminal Input Select: Channel 15 */
#define CBIMSEL_0 (0x0000) /* Comp. B V- Terminal Input Select: Channel 0 */
#define CBIMSEL_1 (0x0100) /* Comp. B V- Terminal Input Select: Channel 1 */
#define CBIMSEL_2 (0x0200) /* Comp. B V- Terminal Input Select: Channel 2 */
#define CBIMSEL_3 (0x0300) /* Comp. B V- Terminal Input Select: Channel 3 */
#define CBIMSEL_4 (0x0400) /* Comp. B V- Terminal Input Select: Channel 4 */
#define CBIMSEL_5 (0x0500) /* Comp. B V- Terminal Input Select: Channel 5 */
#define CBIMSEL_6 (0x0600) /* Comp. B V- Terminal Input Select: Channel 6 */
#define CBIMSEL_7 (0x0700) /* Comp. B V- Terminal Input Select: Channel 7 */
#define CBIMSEL_8 (0x0800) /* Comp. B V- terminal Input Select: Channel 8 */
#define CBIMSEL_9 (0x0900) /* Comp. B V- terminal Input Select: Channel 9 */
#define CBIMSEL_10 (0x0A00) /* Comp. B V- terminal Input Select: Channel 10 */
#define CBIMSEL_11 (0x0B00) /* Comp. B V- terminal Input Select: Channel 11 */
#define CBIMSEL_12 (0x0C00) /* Comp. B V- terminal Input Select: Channel 12 */
#define CBIMSEL_13 (0x0D00) /* Comp. B V- terminal Input Select: Channel 13 */
#define CBIMSEL_14 (0x0E00) /* Comp. B V- terminal Input Select: Channel 14 */
#define CBIMSEL_15 (0x0F00) /* Comp. B V- terminal Input Select: Channel 15 */
/* CBCTL1 Control Bits */
#define CBOUT (0x0001) /* Comp. B Output */
#define CBOUTPOL (0x0002) /* Comp. B Output Polarity */
#define CBF (0x0004) /* Comp. B Enable Output Filter */
#define CBIES (0x0008) /* Comp. B Interrupt Edge Select */
#define CBSHORT (0x0010) /* Comp. B Input Short */
#define CBEX (0x0020) /* Comp. B Exchange Inputs */
#define CBFDLY0 (0x0040) /* Comp. B Filter delay Bit 0 */
#define CBFDLY1 (0x0080) /* Comp. B Filter delay Bit 1 */
#define CBPWRMD0 (0x0100) /* Comp. B Power Mode Bit 0 */
#define CBPWRMD1 (0x0200) /* Comp. B Power Mode Bit 1 */
#define CBON (0x0400) /* Comp. B enable */
#define CBMRVL (0x0800) /* Comp. B CBMRV Level */
#define CBMRVS (0x1000) /* Comp. B Output selects between VREF0 or VREF1*/
//#define RESERVED (0x2000) /* Comp. B */
//#define RESERVED (0x4000) /* Comp. B */
//#define RESERVED (0x8000) /* Comp. B */
/* CBCTL1 Control Bits */
#define CBOUT_L (0x0001) /* Comp. B Output */
#define CBOUTPOL_L (0x0002) /* Comp. B Output Polarity */
#define CBF_L (0x0004) /* Comp. B Enable Output Filter */
#define CBIES_L (0x0008) /* Comp. B Interrupt Edge Select */
#define CBSHORT_L (0x0010) /* Comp. B Input Short */
#define CBEX_L (0x0020) /* Comp. B Exchange Inputs */
#define CBFDLY0_L (0x0040) /* Comp. B Filter delay Bit 0 */
#define CBFDLY1_L (0x0080) /* Comp. B Filter delay Bit 1 */
//#define RESERVED (0x2000) /* Comp. B */
//#define RESERVED (0x4000) /* Comp. B */
//#define RESERVED (0x8000) /* Comp. B */
/* CBCTL1 Control Bits */
#define CBPWRMD0_H (0x0001) /* Comp. B Power Mode Bit 0 */
#define CBPWRMD1_H (0x0002) /* Comp. B Power Mode Bit 1 */
#define CBON_H (0x0004) /* Comp. B enable */
#define CBMRVL_H (0x0008) /* Comp. B CBMRV Level */
#define CBMRVS_H (0x0010) /* Comp. B Output selects between VREF0 or VREF1*/
//#define RESERVED (0x2000) /* Comp. B */
//#define RESERVED (0x4000) /* Comp. B */
//#define RESERVED (0x8000) /* Comp. B */
#define CBFDLY_0 (0x0000) /* Comp. B Filter delay 0 : 450ns */
#define CBFDLY_1 (0x0040) /* Comp. B Filter delay 1 : 900ns */
#define CBFDLY_2 (0x0080) /* Comp. B Filter delay 2 : 1800ns */
#define CBFDLY_3 (0x00C0) /* Comp. B Filter delay 3 : 3600ns */
#define CBPWRMD_0 (0x0000) /* Comp. B Power Mode 0 : High speed */
#define CBPWRMD_1 (0x0100) /* Comp. B Power Mode 1 : Normal */
#define CBPWRMD_2 (0x0200) /* Comp. B Power Mode 2 : Ultra-Low*/
#define CBPWRMD_3 (0x0300) /* Comp. B Power Mode 3 : Reserved */
/* CBCTL2 Control Bits */
#define CBREF00 (0x0001) /* Comp. B Reference 0 Resistor Select Bit : 0 */
#define CBREF01 (0x0002) /* Comp. B Reference 0 Resistor Select Bit : 1 */
#define CBREF02 (0x0004) /* Comp. B Reference 0 Resistor Select Bit : 2 */
#define CBREF03 (0x0008) /* Comp. B Reference 0 Resistor Select Bit : 3 */
#define CBREF04 (0x0010) /* Comp. B Reference 0 Resistor Select Bit : 4 */
#define CBRSEL (0x0020) /* Comp. B Reference select */
#define CBRS0 (0x0040) /* Comp. B Reference Source Bit : 0 */
#define CBRS1 (0x0080) /* Comp. B Reference Source Bit : 1 */
#define CBREF10 (0x0100) /* Comp. B Reference 1 Resistor Select Bit : 0 */
#define CBREF11 (0x0200) /* Comp. B Reference 1 Resistor Select Bit : 1 */
#define CBREF12 (0x0400) /* Comp. B Reference 1 Resistor Select Bit : 2 */
#define CBREF13 (0x0800) /* Comp. B Reference 1 Resistor Select Bit : 3 */
#define CBREF14 (0x1000) /* Comp. B Reference 1 Resistor Select Bit : 4 */
#define CBREFL0 (0x2000) /* Comp. B Reference voltage level Bit : 0 */
#define CBREFL1 (0x4000) /* Comp. B Reference voltage level Bit : 1 */
#define CBREFACC (0x8000) /* Comp. B Reference Accuracy */
/* CBCTL2 Control Bits */
#define CBREF00_L (0x0001) /* Comp. B Reference 0 Resistor Select Bit : 0 */
#define CBREF01_L (0x0002) /* Comp. B Reference 0 Resistor Select Bit : 1 */
#define CBREF02_L (0x0004) /* Comp. B Reference 0 Resistor Select Bit : 2 */
#define CBREF03_L (0x0008) /* Comp. B Reference 0 Resistor Select Bit : 3 */
#define CBREF04_L (0x0010) /* Comp. B Reference 0 Resistor Select Bit : 4 */
#define CBRSEL_L (0x0020) /* Comp. B Reference select */
#define CBRS0_L (0x0040) /* Comp. B Reference Source Bit : 0 */
#define CBRS1_L (0x0080) /* Comp. B Reference Source Bit : 1 */
/* CBCTL2 Control Bits */
#define CBREF10_H (0x0001) /* Comp. B Reference 1 Resistor Select Bit : 0 */
#define CBREF11_H (0x0002) /* Comp. B Reference 1 Resistor Select Bit : 1 */
#define CBREF12_H (0x0004) /* Comp. B Reference 1 Resistor Select Bit : 2 */
#define CBREF13_H (0x0008) /* Comp. B Reference 1 Resistor Select Bit : 3 */
#define CBREF14_H (0x0010) /* Comp. B Reference 1 Resistor Select Bit : 4 */
#define CBREFL0_H (0x0020) /* Comp. B Reference voltage level Bit : 0 */
#define CBREFL1_H (0x0040) /* Comp. B Reference voltage level Bit : 1 */
#define CBREFACC_H (0x0080) /* Comp. B Reference Accuracy */
#define CBREF0_0 (0x0000) /* Comp. B Int. Ref.0 Select 0 : 1/32 */
#define CBREF0_1 (0x0001) /* Comp. B Int. Ref.0 Select 1 : 2/32 */
#define CBREF0_2 (0x0002) /* Comp. B Int. Ref.0 Select 2 : 3/32 */
#define CBREF0_3 (0x0003) /* Comp. B Int. Ref.0 Select 3 : 4/32 */
#define CBREF0_4 (0x0004) /* Comp. B Int. Ref.0 Select 4 : 5/32 */
#define CBREF0_5 (0x0005) /* Comp. B Int. Ref.0 Select 5 : 6/32 */
#define CBREF0_6 (0x0006) /* Comp. B Int. Ref.0 Select 6 : 7/32 */
#define CBREF0_7 (0x0007) /* Comp. B Int. Ref.0 Select 7 : 8/32 */
#define CBREF0_8 (0x0008) /* Comp. B Int. Ref.0 Select 0 : 9/32 */
#define CBREF0_9 (0x0009) /* Comp. B Int. Ref.0 Select 1 : 10/32 */
#define CBREF0_10 (0x000A) /* Comp. B Int. Ref.0 Select 2 : 11/32 */
#define CBREF0_11 (0x000B) /* Comp. B Int. Ref.0 Select 3 : 12/32 */
#define CBREF0_12 (0x000C) /* Comp. B Int. Ref.0 Select 4 : 13/32 */
#define CBREF0_13 (0x000D) /* Comp. B Int. Ref.0 Select 5 : 14/32 */
#define CBREF0_14 (0x000E) /* Comp. B Int. Ref.0 Select 6 : 15/32 */
#define CBREF0_15 (0x000F) /* Comp. B Int. Ref.0 Select 7 : 16/32 */
#define CBREF0_16 (0x0010) /* Comp. B Int. Ref.0 Select 0 : 17/32 */
#define CBREF0_17 (0x0011) /* Comp. B Int. Ref.0 Select 1 : 18/32 */
#define CBREF0_18 (0x0012) /* Comp. B Int. Ref.0 Select 2 : 19/32 */
#define CBREF0_19 (0x0013) /* Comp. B Int. Ref.0 Select 3 : 20/32 */
#define CBREF0_20 (0x0014) /* Comp. B Int. Ref.0 Select 4 : 21/32 */
#define CBREF0_21 (0x0015) /* Comp. B Int. Ref.0 Select 5 : 22/32 */
#define CBREF0_22 (0x0016) /* Comp. B Int. Ref.0 Select 6 : 23/32 */
#define CBREF0_23 (0x0017) /* Comp. B Int. Ref.0 Select 7 : 24/32 */
#define CBREF0_24 (0x0018) /* Comp. B Int. Ref.0 Select 0 : 25/32 */
#define CBREF0_25 (0x0019) /* Comp. B Int. Ref.0 Select 1 : 26/32 */
#define CBREF0_26 (0x001A) /* Comp. B Int. Ref.0 Select 2 : 27/32 */
#define CBREF0_27 (0x001B) /* Comp. B Int. Ref.0 Select 3 : 28/32 */
#define CBREF0_28 (0x001C) /* Comp. B Int. Ref.0 Select 4 : 29/32 */
#define CBREF0_29 (0x001D) /* Comp. B Int. Ref.0 Select 5 : 30/32 */
#define CBREF0_30 (0x001E) /* Comp. B Int. Ref.0 Select 6 : 31/32 */
#define CBREF0_31 (0x001F) /* Comp. B Int. Ref.0 Select 7 : 32/32 */
#define CBRS_0 (0x0000) /* Comp. B Reference Source 0 : Off */
#define CBRS_1 (0x0040) /* Comp. B Reference Source 1 : Vcc */
#define CBRS_2 (0x0080) /* Comp. B Reference Source 2 : Shared Ref. */
#define CBRS_3 (0x00C0) /* Comp. B Reference Source 3 : Shared Ref. / Off */
#define CBREF1_0 (0x0000) /* Comp. B Int. Ref.1 Select 0 : 1/32 */
#define CBREF1_1 (0x0100) /* Comp. B Int. Ref.1 Select 1 : 2/32 */
#define CBREF1_2 (0x0200) /* Comp. B Int. Ref.1 Select 2 : 3/32 */
#define CBREF1_3 (0x0300) /* Comp. B Int. Ref.1 Select 3 : 4/32 */
#define CBREF1_4 (0x0400) /* Comp. B Int. Ref.1 Select 4 : 5/32 */
#define CBREF1_5 (0x0500) /* Comp. B Int. Ref.1 Select 5 : 6/32 */
#define CBREF1_6 (0x0600) /* Comp. B Int. Ref.1 Select 6 : 7/32 */
#define CBREF1_7 (0x0700) /* Comp. B Int. Ref.1 Select 7 : 8/32 */
#define CBREF1_8 (0x0800) /* Comp. B Int. Ref.1 Select 0 : 9/32 */
#define CBREF1_9 (0x0900) /* Comp. B Int. Ref.1 Select 1 : 10/32 */
#define CBREF1_10 (0x0A00) /* Comp. B Int. Ref.1 Select 2 : 11/32 */
#define CBREF1_11 (0x0B00) /* Comp. B Int. Ref.1 Select 3 : 12/32 */
#define CBREF1_12 (0x0C00) /* Comp. B Int. Ref.1 Select 4 : 13/32 */
#define CBREF1_13 (0x0D00) /* Comp. B Int. Ref.1 Select 5 : 14/32 */
#define CBREF1_14 (0x0E00) /* Comp. B Int. Ref.1 Select 6 : 15/32 */
#define CBREF1_15 (0x0F00) /* Comp. B Int. Ref.1 Select 7 : 16/32 */
#define CBREF1_16 (0x1000) /* Comp. B Int. Ref.1 Select 0 : 17/32 */
#define CBREF1_17 (0x1100) /* Comp. B Int. Ref.1 Select 1 : 18/32 */
#define CBREF1_18 (0x1200) /* Comp. B Int. Ref.1 Select 2 : 19/32 */
#define CBREF1_19 (0x1300) /* Comp. B Int. Ref.1 Select 3 : 20/32 */
#define CBREF1_20 (0x1400) /* Comp. B Int. Ref.1 Select 4 : 21/32 */
#define CBREF1_21 (0x1500) /* Comp. B Int. Ref.1 Select 5 : 22/32 */
#define CBREF1_22 (0x1600) /* Comp. B Int. Ref.1 Select 6 : 23/32 */
#define CBREF1_23 (0x1700) /* Comp. B Int. Ref.1 Select 7 : 24/32 */
#define CBREF1_24 (0x1800) /* Comp. B Int. Ref.1 Select 0 : 25/32 */
#define CBREF1_25 (0x1900) /* Comp. B Int. Ref.1 Select 1 : 26/32 */
#define CBREF1_26 (0x1A00) /* Comp. B Int. Ref.1 Select 2 : 27/32 */
#define CBREF1_27 (0x1B00) /* Comp. B Int. Ref.1 Select 3 : 28/32 */
#define CBREF1_28 (0x1C00) /* Comp. B Int. Ref.1 Select 4 : 29/32 */
#define CBREF1_29 (0x1D00) /* Comp. B Int. Ref.1 Select 5 : 30/32 */
#define CBREF1_30 (0x1E00) /* Comp. B Int. Ref.1 Select 6 : 31/32 */
#define CBREF1_31 (0x1F00) /* Comp. B Int. Ref.1 Select 7 : 32/32 */
#define CBREFL_0 (0x0000) /* Comp. B Reference voltage level 0 : None */
#define CBREFL_1 (0x2000) /* Comp. B Reference voltage level 1 : 1.5V */
#define CBREFL_2 (0x4000) /* Comp. B Reference voltage level 2 : 2.0V */
#define CBREFL_3 (0x6000) /* Comp. B Reference voltage level 3 : 2.5V */
#define CBPD0 (0x0001) /* Comp. B Disable Input Buffer of Port Register .0 */
#define CBPD1 (0x0002) /* Comp. B Disable Input Buffer of Port Register .1 */
#define CBPD2 (0x0004) /* Comp. B Disable Input Buffer of Port Register .2 */
#define CBPD3 (0x0008) /* Comp. B Disable Input Buffer of Port Register .3 */
#define CBPD4 (0x0010) /* Comp. B Disable Input Buffer of Port Register .4 */
#define CBPD5 (0x0020) /* Comp. B Disable Input Buffer of Port Register .5 */
#define CBPD6 (0x0040) /* Comp. B Disable Input Buffer of Port Register .6 */
#define CBPD7 (0x0080) /* Comp. B Disable Input Buffer of Port Register .7 */
#define CBPD8 (0x0100) /* Comp. B Disable Input Buffer of Port Register .8 */
#define CBPD9 (0x0200) /* Comp. B Disable Input Buffer of Port Register .9 */
#define CBPD10 (0x0400) /* Comp. B Disable Input Buffer of Port Register .10 */
#define CBPD11 (0x0800) /* Comp. B Disable Input Buffer of Port Register .11 */
#define CBPD12 (0x1000) /* Comp. B Disable Input Buffer of Port Register .12 */
#define CBPD13 (0x2000) /* Comp. B Disable Input Buffer of Port Register .13 */
#define CBPD14 (0x4000) /* Comp. B Disable Input Buffer of Port Register .14 */
#define CBPD15 (0x8000) /* Comp. B Disable Input Buffer of Port Register .15 */
#define CBPD0_L (0x0001) /* Comp. B Disable Input Buffer of Port Register .0 */
#define CBPD1_L (0x0002) /* Comp. B Disable Input Buffer of Port Register .1 */
#define CBPD2_L (0x0004) /* Comp. B Disable Input Buffer of Port Register .2 */
#define CBPD3_L (0x0008) /* Comp. B Disable Input Buffer of Port Register .3 */
#define CBPD4_L (0x0010) /* Comp. B Disable Input Buffer of Port Register .4 */
#define CBPD5_L (0x0020) /* Comp. B Disable Input Buffer of Port Register .5 */
#define CBPD6_L (0x0040) /* Comp. B Disable Input Buffer of Port Register .6 */
#define CBPD7_L (0x0080) /* Comp. B Disable Input Buffer of Port Register .7 */
#define CBPD8_H (0x0001) /* Comp. B Disable Input Buffer of Port Register .8 */
#define CBPD9_H (0x0002) /* Comp. B Disable Input Buffer of Port Register .9 */
#define CBPD10_H (0x0004) /* Comp. B Disable Input Buffer of Port Register .10 */
#define CBPD11_H (0x0008) /* Comp. B Disable Input Buffer of Port Register .11 */
#define CBPD12_H (0x0010) /* Comp. B Disable Input Buffer of Port Register .12 */
#define CBPD13_H (0x0020) /* Comp. B Disable Input Buffer of Port Register .13 */
#define CBPD14_H (0x0040) /* Comp. B Disable Input Buffer of Port Register .14 */
#define CBPD15_H (0x0080) /* Comp. B Disable Input Buffer of Port Register .15 */
/* CBINT Control Bits */
#define CBIFG (0x0001) /* Comp. B Interrupt Flag */
#define CBIIFG (0x0002) /* Comp. B Interrupt Flag Inverted Polarity */
//#define RESERVED (0x0004) /* Comp. B */
//#define RESERVED (0x0008) /* Comp. B */
//#define RESERVED (0x0010) /* Comp. B */
//#define RESERVED (0x0020) /* Comp. B */
//#define RESERVED (0x0040) /* Comp. B */
//#define RESERVED (0x0080) /* Comp. B */
#define CBIE (0x0100) /* Comp. B Interrupt Enable */
#define CBIIE (0x0200) /* Comp. B Interrupt Enable Inverted Polarity */
//#define RESERVED (0x0400) /* Comp. B */
//#define RESERVED (0x0800) /* Comp. B */
//#define RESERVED (0x1000) /* Comp. B */
//#define RESERVED (0x2000) /* Comp. B */
//#define RESERVED (0x4000) /* Comp. B */
//#define RESERVED (0x8000) /* Comp. B */
/* CBINT Control Bits */
#define CBIFG_L (0x0001) /* Comp. B Interrupt Flag */
#define CBIIFG_L (0x0002) /* Comp. B Interrupt Flag Inverted Polarity */
//#define RESERVED (0x0004) /* Comp. B */
//#define RESERVED (0x0008) /* Comp. B */
//#define RESERVED (0x0010) /* Comp. B */
//#define RESERVED (0x0020) /* Comp. B */
//#define RESERVED (0x0040) /* Comp. B */
//#define RESERVED (0x0080) /* Comp. B */
//#define RESERVED (0x0400) /* Comp. B */
//#define RESERVED (0x0800) /* Comp. B */
//#define RESERVED (0x1000) /* Comp. B */
//#define RESERVED (0x2000) /* Comp. B */
//#define RESERVED (0x4000) /* Comp. B */
//#define RESERVED (0x8000) /* Comp. B */
/* CBINT Control Bits */
//#define RESERVED (0x0004) /* Comp. B */
//#define RESERVED (0x0008) /* Comp. B */
//#define RESERVED (0x0010) /* Comp. B */
//#define RESERVED (0x0020) /* Comp. B */
//#define RESERVED (0x0040) /* Comp. B */
//#define RESERVED (0x0080) /* Comp. B */
#define CBIE_H (0x0001) /* Comp. B Interrupt Enable */
#define CBIIE_H (0x0002) /* Comp. B Interrupt Enable Inverted Polarity */
//#define RESERVED (0x0400) /* Comp. B */
//#define RESERVED (0x0800) /* Comp. B */
//#define RESERVED (0x1000) /* Comp. B */
//#define RESERVED (0x2000) /* Comp. B */
//#define RESERVED (0x4000) /* Comp. B */
//#define RESERVED (0x8000) /* Comp. B */
/* CBIV Definitions */
#define CBIV_NONE (0x0000) /* No Interrupt pending */
#define CBIV_CBIFG (0x0002) /* CBIFG */
#define CBIV_CBIIFG (0x0004) /* CBIIFG */
/*************************************************************
* CRC Module
*************************************************************/
#define __MSP430_HAS_CRC__ /* Definition to show that Module is available */
#define CRCDI_ 0x0150 /* CRC Data In Register */
sfrb(CRCDI_L, CRCDI_);
sfrb(CRCDI_H, CRCDI_+1);
sfrw(CRCDI, CRCDI_);
#define CRCDIRB_ 0x0152 /* CRC data in reverse byte Register */
sfrb(CRCDIRB_L, CRCDIRB_);
sfrb(CRCDIRB_H, CRCDIRB_+1);
sfrw(CRCDIRB, CRCDIRB_);
#define CRCINIRES_ 0x0154 /* CRC Initialisation Register and Result Register */
sfrb(CRCINIRES_L, CRCINIRES_);
sfrb(CRCINIRES_H, CRCINIRES_+1);
sfrw(CRCINIRES, CRCINIRES_);
#define CRCRESR_ 0x0156 /* CRC reverse result Register */
sfrb(CRCRESR_L, CRCRESR_);
sfrb(CRCRESR_H, CRCRESR_+1);
sfrw(CRCRESR, CRCRESR_);
/************************************************************
* DMA_X
************************************************************/
#define __MSP430_HAS_DMAX_3__ /* Definition to show that Module is available */
#define DMACTL0_ 0x0500 /* DMA Module Control 0 */
sfrb(DMACTL0_L, DMACTL0_);
sfrb(DMACTL0_H, DMACTL0_+1);
sfrw(DMACTL0, DMACTL0_);
#define DMACTL1_ 0x0502 /* DMA Module Control 1 */
sfrb(DMACTL1_L, DMACTL1_);
sfrb(DMACTL1_H, DMACTL1_+1);
sfrw(DMACTL1, DMACTL1_);
#define DMACTL2_ 0x0504 /* DMA Module Control 2 */
sfrb(DMACTL2_L, DMACTL2_);
sfrb(DMACTL2_H, DMACTL2_+1);
sfrw(DMACTL2, DMACTL2_);
#define DMACTL3_ 0x0506 /* DMA Module Control 3 */
sfrb(DMACTL3_L, DMACTL3_);
sfrb(DMACTL3_H, DMACTL3_+1);
sfrw(DMACTL3, DMACTL3_);
#define DMACTL4_ 0x0508 /* DMA Module Control 4 */
sfrb(DMACTL4_L, DMACTL4_);
sfrb(DMACTL4_H, DMACTL4_+1);
sfrw(DMACTL4, DMACTL4_);
#define DMAIV_ 0x050E /* DMA Interrupt Vector Word */
sfrb(DMAIV_L, DMAIV_);
sfrb(DMAIV_H, DMAIV_+1);
sfrw(DMAIV, DMAIV_);
#define DMA0CTL_ 0x0510 /* DMA Channel 0 Control */
sfrb(DMA0CTL_L, DMA0CTL_);
sfrb(DMA0CTL_H, DMA0CTL_+1);
sfrw(DMA0CTL, DMA0CTL_);
#define DMA0SA_ 0x0512 /* DMA Channel 0 Source Address */
sfra(DMA0SA, DMA0SA_);
#define DMA0DA_ 0x0516 /* DMA Channel 0 Destination Address */
sfra(DMA0DA, DMA0DA_);
#define DMA0SZ_ 0x051A /* DMA Channel 0 Transfer Size */
sfrw(DMA0SZ, DMA0SZ_);
#define DMA1CTL_ 0x0520 /* DMA Channel 1 Control */
sfrb(DMA1CTL_L, DMA1CTL_);
sfrb(DMA1CTL_H, DMA1CTL_+1);
sfrw(DMA1CTL, DMA1CTL_);
#define DMA1SA_ 0x0522 /* DMA Channel 1 Source Address */
sfra(DMA1SA, DMA1SA_);
#define DMA1DA_ 0x0526 /* DMA Channel 1 Destination Address */
sfra(DMA1DA, DMA1DA_);
#define DMA1SZ_ 0x052A /* DMA Channel 1 Transfer Size */
sfrw(DMA1SZ, DMA1SZ_);
#define DMA2CTL_ 0x0530 /* DMA Channel 2 Control */
sfrb(DMA2CTL_L, DMA2CTL_);
sfrb(DMA2CTL_H, DMA2CTL_+1);
sfrw(DMA2CTL, DMA2CTL_);
#define DMA2SA_ 0x0532 /* DMA Channel 2 Source Address */
sfra(DMA2SA, DMA2SA_);
#define DMA2DA_ 0x0536 /* DMA Channel 2 Destination Address */
sfra(DMA2DA, DMA2DA_);
#define DMA2SZ_ 0x053A /* DMA Channel 2 Transfer Size */
sfrw(DMA2SZ, DMA2SZ_);
/* DMACTL0 Control Bits */
#define DMA0TSEL0 (0x0001) /* DMA channel 0 transfer select bit 0 */
#define DMA0TSEL1 (0x0002) /* DMA channel 0 transfer select bit 1 */
#define DMA0TSEL2 (0x0004) /* DMA channel 0 transfer select bit 2 */
#define DMA0TSEL3 (0x0008) /* DMA channel 0 transfer select bit 3 */
#define DMA0TSEL4 (0x0010) /* DMA channel 0 transfer select bit 4 */
#define DMA1TSEL0 (0x0100) /* DMA channel 1 transfer select bit 0 */
#define DMA1TSEL1 (0x0200) /* DMA channel 1 transfer select bit 1 */
#define DMA1TSEL2 (0x0400) /* DMA channel 1 transfer select bit 2 */
#define DMA1TSEL3 (0x0800) /* DMA channel 1 transfer select bit 3 */
#define DMA1TSEL4 (0x1000) /* DMA channel 1 transfer select bit 4 */
/* DMACTL0 Control Bits */
#define DMA0TSEL0_L (0x0001) /* DMA channel 0 transfer select bit 0 */
#define DMA0TSEL1_L (0x0002) /* DMA channel 0 transfer select bit 1 */
#define DMA0TSEL2_L (0x0004) /* DMA channel 0 transfer select bit 2 */
#define DMA0TSEL3_L (0x0008) /* DMA channel 0 transfer select bit 3 */
#define DMA0TSEL4_L (0x0010) /* DMA channel 0 transfer select bit 4 */
/* DMACTL0 Control Bits */
#define DMA1TSEL0_H (0x0001) /* DMA channel 1 transfer select bit 0 */
#define DMA1TSEL1_H (0x0002) /* DMA channel 1 transfer select bit 1 */
#define DMA1TSEL2_H (0x0004) /* DMA channel 1 transfer select bit 2 */
#define DMA1TSEL3_H (0x0008) /* DMA channel 1 transfer select bit 3 */
#define DMA1TSEL4_H (0x0010) /* DMA channel 1 transfer select bit 4 */
/* DMACTL01 Control Bits */
#define DMA2TSEL0 (0x0001) /* DMA channel 2 transfer select bit 0 */
#define DMA2TSEL1 (0x0002) /* DMA channel 2 transfer select bit 1 */
#define DMA2TSEL2 (0x0004) /* DMA channel 2 transfer select bit 2 */
#define DMA2TSEL3 (0x0008) /* DMA channel 2 transfer select bit 3 */
#define DMA2TSEL4 (0x0010) /* DMA channel 2 transfer select bit 4 */
/* DMACTL01 Control Bits */
#define DMA2TSEL0_L (0x0001) /* DMA channel 2 transfer select bit 0 */
#define DMA2TSEL1_L (0x0002) /* DMA channel 2 transfer select bit 1 */
#define DMA2TSEL2_L (0x0004) /* DMA channel 2 transfer select bit 2 */
#define DMA2TSEL3_L (0x0008) /* DMA channel 2 transfer select bit 3 */
#define DMA2TSEL4_L (0x0010) /* DMA channel 2 transfer select bit 4 */
/* DMACTL01 Control Bits */
/* DMACTL4 Control Bits */
#define ENNMI (0x0001) /* Enable NMI interruption of DMA */
#define ROUNDROBIN (0x0002) /* Round-Robin DMA channel priorities */
#define DMARMWDIS (0x0004) /* Inhibited DMA transfers during read-modify-write CPU operations */
/* DMACTL4 Control Bits */
#define ENNMI_L (0x0001) /* Enable NMI interruption of DMA */
#define ROUNDROBIN_L (0x0002) /* Round-Robin DMA channel priorities */
#define DMARMWDIS_L (0x0004) /* Inhibited DMA transfers during read-modify-write CPU operations */
/* DMACTL4 Control Bits */
/* DMAxCTL Control Bits */
#define DMAREQ (0x0001) /* Initiate DMA transfer with DMATSEL */
#define DMAABORT (0x0002) /* DMA transfer aborted by NMI */
#define DMAIE (0x0004) /* DMA interrupt enable */
#define DMAIFG (0x0008) /* DMA interrupt flag */
#define DMAEN (0x0010) /* DMA enable */
#define DMALEVEL (0x0020) /* DMA level sensitive trigger select */
#define DMASRCBYTE (0x0040) /* DMA source byte */
#define DMADSTBYTE (0x0080) /* DMA destination byte */
#define DMASRCINCR0 (0x0100) /* DMA source increment bit 0 */
#define DMASRCINCR1 (0x0200) /* DMA source increment bit 1 */
#define DMADSTINCR0 (0x0400) /* DMA destination increment bit 0 */
#define DMADSTINCR1 (0x0800) /* DMA destination increment bit 1 */
#define DMADT0 (0x1000) /* DMA transfer mode bit 0 */
#define DMADT1 (0x2000) /* DMA transfer mode bit 1 */
#define DMADT2 (0x4000) /* DMA transfer mode bit 2 */
/* DMAxCTL Control Bits */
#define DMAREQ_L (0x0001) /* Initiate DMA transfer with DMATSEL */
#define DMAABORT_L (0x0002) /* DMA transfer aborted by NMI */
#define DMAIE_L (0x0004) /* DMA interrupt enable */
#define DMAIFG_L (0x0008) /* DMA interrupt flag */
#define DMAEN_L (0x0010) /* DMA enable */
#define DMALEVEL_L (0x0020) /* DMA level sensitive trigger select */
#define DMASRCBYTE_L (0x0040) /* DMA source byte */
#define DMADSTBYTE_L (0x0080) /* DMA destination byte */
/* DMAxCTL Control Bits */
#define DMASRCINCR0_H (0x0001) /* DMA source increment bit 0 */
#define DMASRCINCR1_H (0x0002) /* DMA source increment bit 1 */
#define DMADSTINCR0_H (0x0004) /* DMA destination increment bit 0 */
#define DMADSTINCR1_H (0x0008) /* DMA destination increment bit 1 */
#define DMADT0_H (0x0010) /* DMA transfer mode bit 0 */
#define DMADT1_H (0x0020) /* DMA transfer mode bit 1 */
#define DMADT2_H (0x0040) /* DMA transfer mode bit 2 */
#define DMASWDW (0U*0x0040) /* DMA transfer: source word to destination word */
#define DMASBDW (1U*0x0040) /* DMA transfer: source byte to destination word */
#define DMASWDB (2U*0x0040) /* DMA transfer: source word to destination byte */
#define DMASBDB (3U*0x0040) /* DMA transfer: source byte to destination byte */
#define DMASRCINCR_0 (0U*0x0100) /* DMA source increment 0: source address unchanged */
#define DMASRCINCR_1 (1U*0x0100) /* DMA source increment 1: source address unchanged */
#define DMASRCINCR_2 (2U*0x0100) /* DMA source increment 2: source address decremented */
#define DMASRCINCR_3 (3U*0x0100) /* DMA source increment 3: source address incremented */
#define DMADSTINCR_0 (0U*0x0400) /* DMA destination increment 0: destination address unchanged */
#define DMADSTINCR_1 (1U*0x0400) /* DMA destination increment 1: destination address unchanged */
#define DMADSTINCR_2 (2U*0x0400) /* DMA destination increment 2: destination address decremented */
#define DMADSTINCR_3 (3U*0x0400) /* DMA destination increment 3: destination address incremented */
#define DMADT_0 (0U*0x1000) /* DMA transfer mode 0: Single transfer */
#define DMADT_1 (1U*0x1000) /* DMA transfer mode 1: Block transfer */
#define DMADT_2 (2U*0x1000) /* DMA transfer mode 2: Burst-Block transfer */
#define DMADT_3 (3U*0x1000) /* DMA transfer mode 3: Burst-Block transfer */
#define DMADT_4 (4U*0x1000) /* DMA transfer mode 4: Repeated Single transfer */
#define DMADT_5 (5U*0x1000) /* DMA transfer mode 5: Repeated Block transfer */
#define DMADT_6 (6U*0x1000) /* DMA transfer mode 6: Repeated Burst-Block transfer */
#define DMADT_7 (7U*0x1000) /* DMA transfer mode 7: Repeated Burst-Block transfer */
/* DMAIV Definitions */
#define DMAIV_NONE (0x0000) /* No Interrupt pending */
#define DMAIV_DMA0IFG (0x0002) /* DMA0IFG*/
#define DMAIV_DMA1IFG (0x0004) /* DMA1IFG*/
#define DMAIV_DMA2IFG (0x0006) /* DMA2IFG*/
#define DMA0TSEL_0 (0U*0x0001) /* DMA channel 0 transfer select 0: DMA_REQ (sw) */
#define DMA0TSEL_1 (1U*0x0001) /* DMA channel 0 transfer select 1: Timer0_A (TA0CCR0.IFG) */
#define DMA0TSEL_2 (2U*0x0001) /* DMA channel 0 transfer select 2: Timer0_A (TA0CCR2.IFG) */
#define DMA0TSEL_3 (3U*0x0001) /* DMA channel 0 transfer select 3: Timer1_A (TA1CCR0.IFG) */
#define DMA0TSEL_4 (4U*0x0001) /* DMA channel 0 transfer select 4: Timer1_A (TA1CCR2.IFG) */
#define DMA0TSEL_5 (5U*0x0001) /* DMA channel 0 transfer select 5: Timer2_A (TA2CCR0.IFG) */
#define DMA0TSEL_6 (6U*0x0001) /* DMA channel 0 transfer select 6: Timer2_A (TA2CCR2.IFG) */
#define DMA0TSEL_7 (7U*0x0001) /* DMA channel 0 transfer select 7: TimerB (TB0CCR0.IFG) */
#define DMA0TSEL_8 (8U*0x0001) /* DMA channel 0 transfer select 8: TimerB (TB0CCR2.IFG) */
#define DMA0TSEL_9 (9U*0x0001) /* DMA channel 0 transfer select 9: Reserved */
#define DMA0TSEL_10 (10U*0x0001) /* DMA channel 0 transfer select 10: Reserved */
#define DMA0TSEL_11 (11U*0x0001) /* DMA channel 0 transfer select 11: Reserved */
#define DMA0TSEL_12 (12U*0x0001) /* DMA channel 0 transfer select 12: Reserved */
#define DMA0TSEL_13 (13U*0x0001) /* DMA channel 0 transfer select 13: Reserved */
#define DMA0TSEL_14 (14U*0x0001) /* DMA channel 0 transfer select 14: Reserved */
#define DMA0TSEL_15 (15U*0x0001) /* DMA channel 0 transfer select 15: Reserved */
#define DMA0TSEL_16 (16U*0x0001) /* DMA channel 0 transfer select 16: USCIA0 receive */
#define DMA0TSEL_17 (17U*0x0001) /* DMA channel 0 transfer select 17: USCIA0 transmit */
#define DMA0TSEL_18 (18U*0x0001) /* DMA channel 0 transfer select 18: USCIB0 receive */
#define DMA0TSEL_19 (19U*0x0001) /* DMA channel 0 transfer select 19: USCIB0 transmit */
#define DMA0TSEL_20 (20U*0x0001) /* DMA channel 0 transfer select 20: USCIA1 receive */
#define DMA0TSEL_21 (21U*0x0001) /* DMA channel 0 transfer select 21: USCIA1 transmit */
#define DMA0TSEL_22 (22U*0x0001) /* DMA channel 0 transfer select 22: USCIB1 receive */
#define DMA0TSEL_23 (23U*0x0001) /* DMA channel 0 transfer select 23: USCIB1 transmit */
#define DMA0TSEL_24 (24U*0x0001) /* DMA channel 0 transfer select 24: ADC12IFGx */
#define DMA0TSEL_25 (25U*0x0001) /* DMA channel 0 transfer select 25: Reserved */
#define DMA0TSEL_26 (26U*0x0001) /* DMA channel 0 transfer select 26: Reserved */
#define DMA0TSEL_27 (27U*0x0001) /* DMA channel 0 transfer select 27: USB FNRXD */
#define DMA0TSEL_28 (28U*0x0001) /* DMA channel 0 transfer select 28: USB ready */
#define DMA0TSEL_29 (29U*0x0001) /* DMA channel 0 transfer select 29: Multiplier ready */
#define DMA0TSEL_30 (30U*0x0001) /* DMA channel 0 transfer select 30: previous DMA channel DMA2IFG */
#define DMA0TSEL_31 (31U*0x0001) /* DMA channel 0 transfer select 31: ext. Trigger (DMAE0) */
#define DMA1TSEL_0 (0U*0x0100) /* DMA channel 1 transfer select 0: DMA_REQ (sw) */
#define DMA1TSEL_1 (1U*0x0100) /* DMA channel 1 transfer select 1: Timer0_A (TA0CCR0.IFG) */
#define DMA1TSEL_2 (2U*0x0100) /* DMA channel 1 transfer select 2: Timer0_A (TA0CCR2.IFG) */
#define DMA1TSEL_3 (3U*0x0100) /* DMA channel 1 transfer select 3: Timer1_A (TA1CCR0.IFG) */
#define DMA1TSEL_4 (4U*0x0100) /* DMA channel 1 transfer select 4: Timer1_A (TA1CCR2.IFG) */
#define DMA1TSEL_5 (5U*0x0100) /* DMA channel 1 transfer select 5: Timer2_A (TA2CCR0.IFG) */
#define DMA1TSEL_6 (6U*0x0100) /* DMA channel 1 transfer select 6: Timer2_A (TA2CCR2.IFG) */
#define DMA1TSEL_7 (7U*0x0100) /* DMA channel 1 transfer select 7: TimerB (TB0CCR0.IFG) */
#define DMA1TSEL_8 (8U*0x0100) /* DMA channel 1 transfer select 8: TimerB (TB0CCR2.IFG) */
#define DMA1TSEL_9 (9U*0x0100) /* DMA channel 1 transfer select 9: Reserved */
#define DMA1TSEL_10 (10U*0x0100) /* DMA channel 1 transfer select 10: Reserved */
#define DMA1TSEL_11 (11U*0x0100) /* DMA channel 1 transfer select 11: Reserved */
#define DMA1TSEL_12 (12U*0x0100) /* DMA channel 1 transfer select 12: Reserved */
#define DMA1TSEL_13 (13U*0x0100) /* DMA channel 1 transfer select 13: Reserved */
#define DMA1TSEL_14 (14U*0x0100) /* DMA channel 1 transfer select 14: Reserved */
#define DMA1TSEL_15 (15U*0x0100) /* DMA channel 1 transfer select 15: Reserved */
#define DMA1TSEL_16 (16U*0x0100) /* DMA channel 1 transfer select 16: USCIA0 receive */
#define DMA1TSEL_17 (17U*0x0100) /* DMA channel 1 transfer select 17: USCIA0 transmit */
#define DMA1TSEL_18 (18U*0x0100) /* DMA channel 1 transfer select 18: USCIB0 receive */
#define DMA1TSEL_19 (19U*0x0100) /* DMA channel 1 transfer select 19: USCIB0 transmit */
#define DMA1TSEL_20 (20U*0x0100) /* DMA channel 1 transfer select 20: USCIA1 receive */
#define DMA1TSEL_21 (21U*0x0100) /* DMA channel 1 transfer select 21: USCIA1 transmit */
#define DMA1TSEL_22 (22U*0x0100) /* DMA channel 1 transfer select 22: USCIB1 receive */
#define DMA1TSEL_23 (23U*0x0100) /* DMA channel 1 transfer select 23: USCIB1 transmit */
#define DMA1TSEL_24 (24U*0x0100) /* DMA channel 1 transfer select 24: ADC12IFGx */
#define DMA1TSEL_25 (25U*0x0100) /* DMA channel 1 transfer select 25: Reserved */
#define DMA1TSEL_26 (26U*0x0100) /* DMA channel 1 transfer select 26: Reserved */
#define DMA1TSEL_27 (27U*0x0100) /* DMA channel 1 transfer select 27: USB FNRXD */
#define DMA1TSEL_28 (28U*0x0100) /* DMA channel 1 transfer select 28: USB ready */
#define DMA1TSEL_29 (29U*0x0100) /* DMA channel 1 transfer select 29: Multiplier ready */
#define DMA1TSEL_30 (30U*0x0100) /* DMA channel 1 transfer select 30: previous DMA channel DMA0IFG */
#define DMA1TSEL_31 (31U*0x0100) /* DMA channel 1 transfer select 31: ext. Trigger (DMAE0) */
#define DMA2TSEL_0 (0U*0x0001) /* DMA channel 2 transfer select 0: DMA_REQ (sw) */
#define DMA2TSEL_1 (1U*0x0001) /* DMA channel 2 transfer select 1: Timer0_A (TA0CCR0.IFG) */
#define DMA2TSEL_2 (2U*0x0001) /* DMA channel 2 transfer select 2: Timer0_A (TA0CCR2.IFG) */
#define DMA2TSEL_3 (3U*0x0001) /* DMA channel 2 transfer select 3: Timer1_A (TA1CCR0.IFG) */
#define DMA2TSEL_4 (4U*0x0001) /* DMA channel 2 transfer select 4: Timer1_A (TA1CCR2.IFG) */
#define DMA2TSEL_5 (5U*0x0001) /* DMA channel 2 transfer select 5: Timer2_A (TA2CCR0.IFG) */
#define DMA2TSEL_6 (6U*0x0001) /* DMA channel 2 transfer select 6: Timer2_A (TA2CCR2.IFG) */
#define DMA2TSEL_7 (7U*0x0001) /* DMA channel 2 transfer select 7: TimerB (TB0CCR0.IFG) */
#define DMA2TSEL_8 (8U*0x0001) /* DMA channel 2 transfer select 8: TimerB (TB0CCR2.IFG) */
#define DMA2TSEL_9 (9U*0x0001) /* DMA channel 2 transfer select 9: Reserved */
#define DMA2TSEL_10 (10U*0x0001) /* DMA channel 2 transfer select 10: Reserved */
#define DMA2TSEL_11 (11U*0x0001) /* DMA channel 2 transfer select 11: Reserved */
#define DMA2TSEL_12 (12U*0x0001) /* DMA channel 2 transfer select 12: Reserved */
#define DMA2TSEL_13 (13U*0x0001) /* DMA channel 2 transfer select 13: Reserved */
#define DMA2TSEL_14 (14U*0x0001) /* DMA channel 2 transfer select 14: Reserved */
#define DMA2TSEL_15 (15U*0x0001) /* DMA channel 2 transfer select 15: Reserved */
#define DMA2TSEL_16 (16U*0x0001) /* DMA channel 2 transfer select 16: USCIA0 receive */
#define DMA2TSEL_17 (17U*0x0001) /* DMA channel 2 transfer select 17: USCIA0 transmit */
#define DMA2TSEL_18 (18U*0x0001) /* DMA channel 2 transfer select 18: USCIB0 receive */
#define DMA2TSEL_19 (19U*0x0001) /* DMA channel 2 transfer select 19: USCIB0 transmit */
#define DMA2TSEL_20 (20U*0x0001) /* DMA channel 2 transfer select 20: USCIA1 receive */
#define DMA2TSEL_21 (21U*0x0001) /* DMA channel 2 transfer select 21: USCIA1 transmit */
#define DMA2TSEL_22 (22U*0x0001) /* DMA channel 2 transfer select 22: USCIB1 receive */
#define DMA2TSEL_23 (23U*0x0001) /* DMA channel 2 transfer select 23: USCIB1 transmit */
#define DMA2TSEL_24 (24U*0x0001) /* DMA channel 2 transfer select 24: ADC12IFGx */
#define DMA2TSEL_25 (25U*0x0001) /* DMA channel 2 transfer select 25: Reserved */
#define DMA2TSEL_26 (26U*0x0001) /* DMA channel 2 transfer select 26: Reserved */
#define DMA2TSEL_27 (27U*0x0001) /* DMA channel 2 transfer select 27: USB FNRXD */
#define DMA2TSEL_28 (28U*0x0001) /* DMA channel 2 transfer select 28: USB ready */
#define DMA2TSEL_29 (29U*0x0001) /* DMA channel 2 transfer select 29: Multiplier ready */
#define DMA2TSEL_30 (30U*0x0001) /* DMA channel 2 transfer select 30: previous DMA channel DMA1IFG */
#define DMA2TSEL_31 (31U*0x0001) /* DMA channel 2 transfer select 31: ext. Trigger (DMAE0) */
#define DMA0TSEL__DMA_REQ (0U*0x0001) /* DMA channel 0 transfer select 0: DMA_REQ (sw) */
#define DMA0TSEL__TA0CCR0 (1U*0x0001) /* DMA channel 0 transfer select 1: Timer0_A (TA0CCR0.IFG) */
#define DMA0TSEL__TA0CCR2 (2U*0x0001) /* DMA channel 0 transfer select 2: Timer0_A (TA0CCR2.IFG) */
#define DMA0TSEL__TA1CCR0 (3U*0x0001) /* DMA channel 0 transfer select 3: Timer1_A (TA1CCR0.IFG) */
#define DMA0TSEL__TA1CCR2 (4U*0x0001) /* DMA channel 0 transfer select 4: Timer1_A (TA1CCR2.IFG) */
#define DMA0TSEL__TA2CCR0 (5U*0x0001) /* DMA channel 0 transfer select 5: Timer2_A (TA2CCR0.IFG) */
#define DMA0TSEL__TA2CCR2 (6U*0x0001) /* DMA channel 0 transfer select 6: Timer2_A (TA2CCR2.IFG) */
#define DMA0TSEL__TB0CCR0 (7U*0x0001) /* DMA channel 0 transfer select 7: TimerB (TB0CCR0.IFG) */
#define DMA0TSEL__TB0CCR2 (8U*0x0001) /* DMA channel 0 transfer select 8: TimerB (TB0CCR2.IFG) */
#define DMA0TSEL__RES9 (9U*0x0001) /* DMA channel 0 transfer select 9: Reserved */
#define DMA0TSEL__RES10 (10U*0x0001) /* DMA channel 0 transfer select 10: Reserved */
#define DMA0TSEL__RES11 (11U*0x0001) /* DMA channel 0 transfer select 11: Reserved */
#define DMA0TSEL__RES12 (12U*0x0001) /* DMA channel 0 transfer select 12: Reserved */
#define DMA0TSEL__RES13 (13U*0x0001) /* DMA channel 0 transfer select 13: Reserved */
#define DMA0TSEL__RES14 (14U*0x0001) /* DMA channel 0 transfer select 14: Reserved */
#define DMA0TSEL__RES15 (15U*0x0001) /* DMA channel 0 transfer select 15: Reserved */
#define DMA0TSEL__USCIA0RX (16U*0x0001) /* DMA channel 0 transfer select 16: USCIA0 receive */
#define DMA0TSEL__USCIA0TX (17U*0x0001) /* DMA channel 0 transfer select 17: USCIA0 transmit */
#define DMA0TSEL__USCIB0RX (18U*0x0001) /* DMA channel 0 transfer select 18: USCIB0 receive */
#define DMA0TSEL__USCIB0TX (19U*0x0001) /* DMA channel 0 transfer select 19: USCIB0 transmit */
#define DMA0TSEL__USCIA1RX (20U*0x0001) /* DMA channel 0 transfer select 20: USCIA1 receive */
#define DMA0TSEL__USCIA1TX (21U*0x0001) /* DMA channel 0 transfer select 21: USCIA1 transmit */
#define DMA0TSEL__USCIB1RX (22U*0x0001) /* DMA channel 0 transfer select 22: USCIB1 receive */
#define DMA0TSEL__USCIB1TX (23U*0x0001) /* DMA channel 0 transfer select 23: USCIB1 transmit */
#define DMA0TSEL__ADC12IFG (24U*0x0001) /* DMA channel 0 transfer select 24: ADC12IFGx */
#define DMA0TSEL__RES25 (25U*0x0001) /* DMA channel 0 transfer select 25: Reserved */
#define DMA0TSEL__RES26 (26U*0x0001) /* DMA channel 0 transfer select 26: Reserved */
#define DMA0TSEL__USB_FNRXD (27U*0x0001) /* DMA channel 0 transfer select 27: USB FNRXD */
#define DMA0TSEL__USB_READY (28U*0x0001) /* DMA channel 0 transfer select 28: USB ready */
#define DMA0TSEL__MPY (29U*0x0001) /* DMA channel 0 transfer select 29: Multiplier ready */
#define DMA0TSEL__DMA2IFG (30U*0x0001) /* DMA channel 0 transfer select 30: previous DMA channel DMA2IFG */
#define DMA0TSEL__DMAE0 (31U*0x0001) /* DMA channel 0 transfer select 31: ext. Trigger (DMAE0) */
#define DMA1TSEL__DMA_REQ (0U*0x0100) /* DMA channel 1 transfer select 0: DMA_REQ (sw) */
#define DMA1TSEL__TA0CCR0 (1U*0x0100) /* DMA channel 1 transfer select 1: Timer0_A (TA0CCR0.IFG) */
#define DMA1TSEL__TA0CCR2 (2U*0x0100) /* DMA channel 1 transfer select 2: Timer0_A (TA0CCR2.IFG) */
#define DMA1TSEL__TA1CCR0 (3U*0x0100) /* DMA channel 1 transfer select 3: Timer1_A (TA1CCR0.IFG) */
#define DMA1TSEL__TA1CCR2 (4U*0x0100) /* DMA channel 1 transfer select 4: Timer1_A (TA1CCR2.IFG) */
#define DMA1TSEL__TA2CCR0 (5U*0x0100) /* DMA channel 1 transfer select 5: Timer2_A (TA2CCR0.IFG) */
#define DMA1TSEL__TA2CCR2 (6U*0x0100) /* DMA channel 1 transfer select 6: Timer2_A (TA2CCR2.IFG) */
#define DMA1TSEL__TB0CCR0 (7U*0x0100) /* DMA channel 1 transfer select 7: TimerB (TB0CCR0.IFG) */
#define DMA1TSEL__TB0CCR2 (8U*0x0100) /* DMA channel 1 transfer select 8: TimerB (TB0CCR2.IFG) */
#define DMA1TSEL__RES9 (9U*0x0100) /* DMA channel 1 transfer select 9: Reserved */
#define DMA1TSEL__RES10 (10U*0x0100) /* DMA channel 1 transfer select 10: Reserved */
#define DMA1TSEL__RES11 (11U*0x0100) /* DMA channel 1 transfer select 11: Reserved */
#define DMA1TSEL__RES12 (12U*0x0100) /* DMA channel 1 transfer select 12: Reserved */
#define DMA1TSEL__RES13 (13U*0x0100) /* DMA channel 1 transfer select 13: Reserved */
#define DMA1TSEL__RES14 (14U*0x0100) /* DMA channel 1 transfer select 14: Reserved */
#define DMA1TSEL__RES15 (15U*0x0100) /* DMA channel 1 transfer select 15: Reserved */
#define DMA1TSEL__USCIA0RX (16U*0x0100) /* DMA channel 1 transfer select 16: USCIA0 receive */
#define DMA1TSEL__USCIA0TX (17U*0x0100) /* DMA channel 1 transfer select 17: USCIA0 transmit */
#define DMA1TSEL__USCIB0RX (18U*0x0100) /* DMA channel 1 transfer select 18: USCIB0 receive */
#define DMA1TSEL__USCIB0TX (19U*0x0100) /* DMA channel 1 transfer select 19: USCIB0 transmit */
#define DMA1TSEL__USCIA1RX (20U*0x0100) /* DMA channel 1 transfer select 20: USCIA1 receive */
#define DMA1TSEL__USCIA1TX (21U*0x0100) /* DMA channel 1 transfer select 21: USCIA1 transmit */
#define DMA1TSEL__USCIB1RX (22U*0x0100) /* DMA channel 1 transfer select 22: USCIB1 receive */
#define DMA1TSEL__USCIB1TX (23U*0x0100) /* DMA channel 1 transfer select 23: USCIB1 transmit */
#define DMA1TSEL__ADC12IFG (24U*0x0100) /* DMA channel 1 transfer select 24: ADC12IFGx */
#define DMA1TSEL__RES25 (25U*0x0100) /* DMA channel 1 transfer select 25: Reserved */
#define DMA1TSEL__RES26 (26U*0x0100) /* DMA channel 1 transfer select 26: Reserved */
#define DMA1TSEL__USB_FNRXD (27U*0x0100) /* DMA channel 1 transfer select 27: USB FNRXD */
#define DMA1TSEL__USB_READY (28U*0x0100) /* DMA channel 1 transfer select 28: USB ready */
#define DMA1TSEL__MPY (29U*0x0100) /* DMA channel 1 transfer select 29: Multiplier ready */
#define DMA1TSEL__DMA0IFG (30U*0x0100) /* DMA channel 1 transfer select 30: previous DMA channel DMA0IFG */
#define DMA1TSEL__DMAE0 (31U*0x0100) /* DMA channel 1 transfer select 31: ext. Trigger (DMAE0) */
#define DMA2TSEL__DMA_REQ (0U*0x0001) /* DMA channel 2 transfer select 0: DMA_REQ (sw) */
#define DMA2TSEL__TA0CCR0 (1U*0x0001) /* DMA channel 2 transfer select 1: Timer0_A (TA0CCR0.IFG) */
#define DMA2TSEL__TA0CCR2 (2U*0x0001) /* DMA channel 2 transfer select 2: Timer0_A (TA0CCR2.IFG) */
#define DMA2TSEL__TA1CCR0 (3U*0x0001) /* DMA channel 2 transfer select 3: Timer1_A (TA1CCR0.IFG) */
#define DMA2TSEL__TA1CCR2 (4U*0x0001) /* DMA channel 2 transfer select 4: Timer1_A (TA1CCR2.IFG) */
#define DMA2TSEL__TA2CCR0 (5U*0x0001) /* DMA channel 2 transfer select 5: Timer2_A (TA2CCR0.IFG) */
#define DMA2TSEL__TA2CCR2 (6U*0x0001) /* DMA channel 2 transfer select 6: Timer2_A (TA2CCR2.IFG) */
#define DMA2TSEL__TB0CCR0 (7U*0x0001) /* DMA channel 2 transfer select 7: TimerB (TB0CCR0.IFG) */
#define DMA2TSEL__TB0CCR2 (8U*0x0001) /* DMA channel 2 transfer select 8: TimerB (TB0CCR2.IFG) */
#define DMA2TSEL__RES9 (9U*0x0001) /* DMA channel 2 transfer select 9: Reserved */
#define DMA2TSEL__RES10 (10U*0x0001) /* DMA channel 2 transfer select 10: Reserved */
#define DMA2TSEL__RES11 (11U*0x0001) /* DMA channel 2 transfer select 11: Reserved */
#define DMA2TSEL__RES12 (12U*0x0001) /* DMA channel 2 transfer select 12: Reserved */
#define DMA2TSEL__RES13 (13U*0x0001) /* DMA channel 2 transfer select 13: Reserved */
#define DMA2TSEL__RES14 (14U*0x0001) /* DMA channel 2 transfer select 14: Reserved */
#define DMA2TSEL__RES15 (15U*0x0001) /* DMA channel 2 transfer select 15: Reserved */
#define DMA2TSEL__USCIA0RX (16U*0x0001) /* DMA channel 2 transfer select 16: USCIA0 receive */
#define DMA2TSEL__USCIA0TX (17U*0x0001) /* DMA channel 2 transfer select 17: USCIA0 transmit */
#define DMA2TSEL__USCIB0RX (18U*0x0001) /* DMA channel 2 transfer select 18: USCIB0 receive */
#define DMA2TSEL__USCIB0TX (19U*0x0001) /* DMA channel 2 transfer select 19: USCIB0 transmit */
#define DMA2TSEL__USCIA1RX (20U*0x0001) /* DMA channel 2 transfer select 20: USCIA1 receive */
#define DMA2TSEL__USCIA1TX (21U*0x0001) /* DMA channel 2 transfer select 21: USCIA1 transmit */
#define DMA2TSEL__USCIB1RX (22U*0x0001) /* DMA channel 2 transfer select 22: USCIB1 receive */
#define DMA2TSEL__USCIB1TX (23U*0x0001) /* DMA channel 2 transfer select 23: USCIB1 transmit */
#define DMA2TSEL__ADC12IFG (24U*0x0001) /* DMA channel 2 transfer select 24: ADC12IFGx */
#define DMA2TSEL__RES25 (25U*0x0001) /* DMA channel 2 transfer select 25: Reserved */
#define DMA2TSEL__RES26 (26U*0x0001) /* DMA channel 2 transfer select 26: Reserved */
#define DMA2TSEL__USB_FNRXD (27U*0x0001) /* DMA channel 2 transfer select 27: USB FNRXD */
#define DMA2TSEL__USB_READY (28U*0x0001) /* DMA channel 2 transfer select 28: USB ready */
#define DMA2TSEL__MPY (29U*0x0001) /* DMA channel 2 transfer select 29: Multiplier ready */
#define DMA2TSEL__DMA1IFG (30U*0x0001) /* DMA channel 2 transfer select 30: previous DMA channel DMA1IFG */
#define DMA2TSEL__DMAE0 (31U*0x0001) /* DMA channel 2 transfer select 31: ext. Trigger (DMAE0) */
/*************************************************************
* Flash Memory
*************************************************************/
#define __MSP430_HAS_FLASH__ /* Definition to show that Module is available */
#define FCTL1_ 0x0140 /* FLASH Control 1 */
sfrb(FCTL1_L, FCTL1_);
sfrb(FCTL1_H, FCTL1_+1);
sfrw(FCTL1, FCTL1_);
//sfrbw FCTL2 (0x0142) /* FLASH Control 2 */
#define FCTL3_ 0x0144 /* FLASH Control 3 */
sfrb(FCTL3_L, FCTL3_);
sfrb(FCTL3_H, FCTL3_+1);
sfrw(FCTL3, FCTL3_);
#define FCTL4_ 0x0146 /* FLASH Control 4 */
sfrb(FCTL4_L, FCTL4_);
sfrb(FCTL4_H, FCTL4_+1);
sfrw(FCTL4, FCTL4_);
#define FRPW (0x9600) /* Flash password returned by read */
#define FWPW (0xA500) /* Flash password for write */
#define FXPW (0x3300) /* for use with XOR instruction */
#define FRKEY (0x9600) /* (legacy definition) Flash key returned by read */
#define FWKEY (0xA500) /* (legacy definition) Flash key for write */
#define FXKEY (0x3300) /* (legacy definition) for use with XOR instruction */
/* FCTL1 Control Bits */
//#define RESERVED (0x0001) /* Reserved */
#define ERASE (0x0002) /* Enable bit for Flash segment erase */
#define MERAS (0x0004) /* Enable bit for Flash mass erase */
//#define RESERVED (0x0008) /* Reserved */
//#define RESERVED (0x0010) /* Reserved */
#define SWRT (0x0020) /* Smart Write enable */
#define WRT (0x0040) /* Enable bit for Flash write */
#define BLKWRT (0x0080) /* Enable bit for Flash segment write */
/* FCTL1 Control Bits */
//#define RESERVED (0x0001) /* Reserved */
#define ERASE_L (0x0002) /* Enable bit for Flash segment erase */
#define MERAS_L (0x0004) /* Enable bit for Flash mass erase */
//#define RESERVED (0x0008) /* Reserved */
//#define RESERVED (0x0010) /* Reserved */
#define SWRT_L (0x0020) /* Smart Write enable */
#define WRT_L (0x0040) /* Enable bit for Flash write */
#define BLKWRT_L (0x0080) /* Enable bit for Flash segment write */
/* FCTL1 Control Bits */
//#define RESERVED (0x0001) /* Reserved */
//#define RESERVED (0x0008) /* Reserved */
//#define RESERVED (0x0010) /* Reserved */
/* FCTL3 Control Bits */
#define BUSY (0x0001) /* Flash busy: 1 */
#define KEYV (0x0002) /* Flash Key violation flag */
#define ACCVIFG (0x0004) /* Flash Access violation flag */
#define WAIT (0x0008) /* Wait flag for segment write */
#define LOCK (0x0010) /* Lock bit: 1 - Flash is locked (read only) */
#define EMEX (0x0020) /* Flash Emergency Exit */
#define LOCKA (0x0040) /* Segment A Lock bit: read = 1 - Segment is locked (read only) */
//#define RESERVED (0x0080) /* Reserved */
/* FCTL3 Control Bits */
#define BUSY_L (0x0001) /* Flash busy: 1 */
#define KEYV_L (0x0002) /* Flash Key violation flag */
#define ACCVIFG_L (0x0004) /* Flash Access violation flag */
#define WAIT_L (0x0008) /* Wait flag for segment write */
#define LOCK_L (0x0010) /* Lock bit: 1 - Flash is locked (read only) */
#define EMEX_L (0x0020) /* Flash Emergency Exit */
#define LOCKA_L (0x0040) /* Segment A Lock bit: read = 1 - Segment is locked (read only) */
//#define RESERVED (0x0080) /* Reserved */
/* FCTL3 Control Bits */
//#define RESERVED (0x0080) /* Reserved */
/* FCTL4 Control Bits */
#define VPE (0x0001) /* Voltage Changed during Program Error Flag */
#define MGR0 (0x0010) /* Marginal read 0 mode. */
#define MGR1 (0x0020) /* Marginal read 1 mode. */
#define LOCKINFO (0x0080) /* Lock INFO Memory bit: read = 1 - Segment is locked (read only) */
/* FCTL4 Control Bits */
#define VPE_L (0x0001) /* Voltage Changed during Program Error Flag */
#define MGR0_L (0x0010) /* Marginal read 0 mode. */
#define MGR1_L (0x0020) /* Marginal read 1 mode. */
#define LOCKINFO_L (0x0080) /* Lock INFO Memory bit: read = 1 - Segment is locked (read only) */
/* FCTL4 Control Bits */
/************************************************************
* HARDWARE MULTIPLIER 32Bit
************************************************************/
#define __MSP430_HAS_MPY32__ /* Definition to show that Module is available */
#define MPY_ 0x04C0 /* Multiply Unsigned/Operand 1 */
sfrb(MPY_L, MPY_);
sfrb(MPY_H, MPY_+1);
sfrw(MPY, MPY_);
#define MPYS_ 0x04C2 /* Multiply Signed/Operand 1 */
sfrb(MPYS_L, MPYS_);
sfrb(MPYS_H, MPYS_+1);
sfrw(MPYS, MPYS_);
#define MAC_ 0x04C4 /* Multiply Unsigned and Accumulate/Operand 1 */
sfrb(MAC_L, MAC_);
sfrb(MAC_H, MAC_+1);
sfrw(MAC, MAC_);
#define MACS_ 0x04C6 /* Multiply Signed and Accumulate/Operand 1 */
sfrb(MACS_L, MACS_);
sfrb(MACS_H, MACS_+1);
sfrw(MACS, MACS_);
#define OP2_ 0x04C8 /* Operand 2 */
sfrb(OP2_L, OP2_);
sfrb(OP2_H, OP2_+1);
sfrw(OP2, OP2_);
#define RESLO_ 0x04CA /* Result Low Word */
sfrb(RESLO_L, RESLO_);
sfrb(RESLO_H, RESLO_+1);
sfrw(RESLO, RESLO_);
#define RESHI_ 0x04CC /* Result High Word */
sfrb(RESHI_L, RESHI_);
sfrb(RESHI_H, RESHI_+1);
sfrw(RESHI, RESHI_);
#define SUMEXT_ 0x04CE /* Sum Extend */
const_sfrb(SUMEXT_L, SUMEXT_);
const_sfrb(SUMEXT_H, SUMEXT_+1);
const_sfrw(SUMEXT, SUMEXT_);
#define MPY32L_ 0x04D0 /* 32-bit operand 1 - multiply - low word */
sfrb(MPY32L_L, MPY32L_);
sfrb(MPY32L_H, MPY32L_+1);
sfrw(MPY32L, MPY32L_);
#define MPY32H_ 0x04D2 /* 32-bit operand 1 - multiply - high word */
sfrb(MPY32H_L, MPY32H_);
sfrb(MPY32H_H, MPY32H_+1);
sfrw(MPY32H, MPY32H_);
#define MPYS32L_ 0x04D4 /* 32-bit operand 1 - signed multiply - low word */
sfrb(MPYS32L_L, MPYS32L_);
sfrb(MPYS32L_H, MPYS32L_+1);
sfrw(MPYS32L, MPYS32L_);
#define MPYS32H_ 0x04D6 /* 32-bit operand 1 - signed multiply - high word */
sfrb(MPYS32H_L, MPYS32H_);
sfrb(MPYS32H_H, MPYS32H_+1);
sfrw(MPYS32H, MPYS32H_);
#define MAC32L_ 0x04D8 /* 32-bit operand 1 - multiply accumulate - low word */
sfrb(MAC32L_L, MAC32L_);
sfrb(MAC32L_H, MAC32L_+1);
sfrw(MAC32L, MAC32L_);
#define MAC32H_ 0x04DA /* 32-bit operand 1 - multiply accumulate - high word */
sfrb(MAC32H_L, MAC32H_);
sfrb(MAC32H_H, MAC32H_+1);
sfrw(MAC32H, MAC32H_);
#define MACS32L_ 0x04DC /* 32-bit operand 1 - signed multiply accumulate - low word */
sfrb(MACS32L_L, MACS32L_);
sfrb(MACS32L_H, MACS32L_+1);
sfrw(MACS32L, MACS32L_);
#define MACS32H_ 0x04DE /* 32-bit operand 1 - signed multiply accumulate - high word */
sfrb(MACS32H_L, MACS32H_);
sfrb(MACS32H_H, MACS32H_+1);
sfrw(MACS32H, MACS32H_);
#define OP2L_ 0x04E0 /* 32-bit operand 2 - low word */
sfrb(OP2L_L, OP2L_);
sfrb(OP2L_H, OP2L_+1);
sfrw(OP2L, OP2L_);
#define OP2H_ 0x04E2 /* 32-bit operand 2 - high word */
sfrb(OP2H_L, OP2H_);
sfrb(OP2H_H, OP2H_+1);
sfrw(OP2H, OP2H_);
#define RES0_ 0x04E4 /* 32x32-bit result 0 - least significant word */
sfrb(RES0_L, RES0_);
sfrb(RES0_H, RES0_+1);
sfrw(RES0, RES0_);
#define RES1_ 0x04E6 /* 32x32-bit result 1 */
sfrb(RES1_L, RES1_);
sfrb(RES1_H, RES1_+1);
sfrw(RES1, RES1_);
#define RES2_ 0x04E8 /* 32x32-bit result 2 */
sfrb(RES2_L, RES2_);
sfrb(RES2_H, RES2_+1);
sfrw(RES2, RES2_);
#define RES3_ 0x04EA /* 32x32-bit result 3 - most significant word */
sfrb(RES3_L, RES3_);
sfrb(RES3_H, RES3_+1);
sfrw(RES3, RES3_);
#define MPY32CTL0_ 0x04EC /* MPY32 Control Register 0 */
sfrb(MPY32CTL0_L, MPY32CTL0_);
sfrb(MPY32CTL0_H, MPY32CTL0_+1);
sfrw(MPY32CTL0, MPY32CTL0_);
#define MPY_B MPY_L /* Multiply Unsigned/Operand 1 (Byte Access) */
#define MPYS_B MPYS_L /* Multiply Signed/Operand 1 (Byte Access) */
#define MAC_B MAC_L /* Multiply Unsigned and Accumulate/Operand 1 (Byte Access) */
#define MACS_B MACS_L /* Multiply Signed and Accumulate/Operand 1 (Byte Access) */
#define OP2_B OP2_L /* Operand 2 (Byte Access) */
#define MPY32L_B MPY32L_L /* 32-bit operand 1 - multiply - low word (Byte Access) */
#define MPY32H_B MPY32H_L /* 32-bit operand 1 - multiply - high word (Byte Access) */
#define MPYS32L_B MPYS32L_L /* 32-bit operand 1 - signed multiply - low word (Byte Access) */
#define MPYS32H_B MPYS32H_L /* 32-bit operand 1 - signed multiply - high word (Byte Access) */
#define MAC32L_B MAC32L_L /* 32-bit operand 1 - multiply accumulate - low word (Byte Access) */
#define MAC32H_B MAC32H_L /* 32-bit operand 1 - multiply accumulate - high word (Byte Access) */
#define MACS32L_B MACS32L_L /* 32-bit operand 1 - signed multiply accumulate - low word (Byte Access) */
#define MACS32H_B MACS32H_L /* 32-bit operand 1 - signed multiply accumulate - high word (Byte Access) */
#define OP2L_B OP2L_L /* 32-bit operand 2 - low word (Byte Access) */
#define OP2H_B OP2H_L /* 32-bit operand 2 - high word (Byte Access) */
/* MPY32CTL0 Control Bits */
#define MPYC (0x0001) /* Carry of the multiplier */
//#define RESERVED (0x0002) /* Reserved */
#define MPYFRAC (0x0004) /* Fractional mode */
#define MPYSAT (0x0008) /* Saturation mode */
#define MPYM0 (0x0010) /* Multiplier mode Bit:0 */
#define MPYM1 (0x0020) /* Multiplier mode Bit:1 */
#define OP1_32 (0x0040) /* Bit-width of operand 1 0:16Bit / 1:32Bit */
#define OP2_32 (0x0080) /* Bit-width of operand 2 0:16Bit / 1:32Bit */
#define MPYDLYWRTEN (0x0100) /* Delayed write enable */
#define MPYDLY32 (0x0200) /* Delayed write mode */
/* MPY32CTL0 Control Bits */
#define MPYC_L (0x0001) /* Carry of the multiplier */
//#define RESERVED (0x0002) /* Reserved */
#define MPYFRAC_L (0x0004) /* Fractional mode */
#define MPYSAT_L (0x0008) /* Saturation mode */
#define MPYM0_L (0x0010) /* Multiplier mode Bit:0 */
#define MPYM1_L (0x0020) /* Multiplier mode Bit:1 */
#define OP1_32_L (0x0040) /* Bit-width of operand 1 0:16Bit / 1:32Bit */
#define OP2_32_L (0x0080) /* Bit-width of operand 2 0:16Bit / 1:32Bit */
/* MPY32CTL0 Control Bits */
//#define RESERVED (0x0002) /* Reserved */
#define MPYDLYWRTEN_H (0x0001) /* Delayed write enable */
#define MPYDLY32_H (0x0002) /* Delayed write mode */
#define MPYM_0 (0x0000) /* Multiplier mode: MPY */
#define MPYM_1 (0x0010) /* Multiplier mode: MPYS */
#define MPYM_2 (0x0020) /* Multiplier mode: MAC */
#define MPYM_3 (0x0030) /* Multiplier mode: MACS */
#define MPYM__MPY (0x0000) /* Multiplier mode: MPY */
#define MPYM__MPYS (0x0010) /* Multiplier mode: MPYS */
#define MPYM__MAC (0x0020) /* Multiplier mode: MAC */
#define MPYM__MACS (0x0030) /* Multiplier mode: MACS */
/************************************************************
* DIGITAL I/O Port1/2 Pull up / Pull down Resistors
************************************************************/
#define __MSP430_HAS_PORT1_R__ /* Definition to show that Module is available */
#define __MSP430_HAS_PORT2_R__ /* Definition to show that Module is available */
#define __MSP430_HAS_PORTA_R__ /* Definition to show that Module is available */
#define PAIN_ 0x0200 /* Port A Input */
const_sfrb(PAIN_L, PAIN_);
const_sfrb(PAIN_H, PAIN_+1);
const_sfrw(PAIN, PAIN_);
#define PAOUT_ 0x0202 /* Port A Output */
sfrb(PAOUT_L, PAOUT_);
sfrb(PAOUT_H, PAOUT_+1);
sfrw(PAOUT, PAOUT_);
#define PADIR_ 0x0204 /* Port A Direction */
sfrb(PADIR_L, PADIR_);
sfrb(PADIR_H, PADIR_+1);
sfrw(PADIR, PADIR_);
#define PAREN_ 0x0206 /* Port A Resistor Enable */
sfrb(PAREN_L, PAREN_);
sfrb(PAREN_H, PAREN_+1);
sfrw(PAREN, PAREN_);
#define PADS_ 0x0208 /* Port A Resistor Drive Strenght */
sfrb(PADS_L, PADS_);
sfrb(PADS_H, PADS_+1);
sfrw(PADS, PADS_);
#define PASEL_ 0x020A /* Port A Selection */
sfrb(PASEL_L, PASEL_);
sfrb(PASEL_H, PASEL_+1);
sfrw(PASEL, PASEL_);
#define PAIES_ 0x0218 /* Port A Interrupt Edge Select */
sfrb(PAIES_L, PAIES_);
sfrb(PAIES_H, PAIES_+1);
sfrw(PAIES, PAIES_);
#define PAIE_ 0x021A /* Port A Interrupt Enable */
sfrb(PAIE_L, PAIE_);
sfrb(PAIE_H, PAIE_+1);
sfrw(PAIE, PAIE_);
#define PAIFG_ 0x021C /* Port A Interrupt Flag */
sfrb(PAIFG_L, PAIFG_);
sfrb(PAIFG_H, PAIFG_+1);
sfrw(PAIFG, PAIFG_);
#define P1IV_ 0x020E /* Port 1 Interrupt Vector Word */
sfrw(P1IV, P1IV_);
#define P2IV_ 0x021E /* Port 2 Interrupt Vector Word */
sfrw(P2IV, P2IV_);
#define P1IN (PAIN_L) /* Port 1 Input */
#define P1OUT (PAOUT_L) /* Port 1 Output */
#define P1DIR (PADIR_L) /* Port 1 Direction */
#define P1REN (PAREN_L) /* Port 1 Resistor Enable */
#define P1DS (PADS_L) /* Port 1 Resistor Drive Strenght */
#define P1SEL (PASEL_L) /* Port 1 Selection */
#define P1IES (PAIES_L) /* Port 1 Interrupt Edge Select */
#define P1IE (PAIE_L) /* Port 1 Interrupt Enable */
#define P1IFG (PAIFG_L) /* Port 1 Interrupt Flag */
//Definitions for P1IV
#define P1IV_NONE (0x0000) /* No Interrupt pending */
#define P1IV_P1IFG0 (0x0002) /* P1IV P1IFG.0 */
#define P1IV_P1IFG1 (0x0004) /* P1IV P1IFG.1 */
#define P1IV_P1IFG2 (0x0006) /* P1IV P1IFG.2 */
#define P1IV_P1IFG3 (0x0008) /* P1IV P1IFG.3 */
#define P1IV_P1IFG4 (0x000A) /* P1IV P1IFG.4 */
#define P1IV_P1IFG5 (0x000C) /* P1IV P1IFG.5 */
#define P1IV_P1IFG6 (0x000E) /* P1IV P1IFG.6 */
#define P1IV_P1IFG7 (0x0010) /* P1IV P1IFG.7 */
#define P2IN (PAIN_H) /* Port 2 Input */
#define P2OUT (PAOUT_H) /* Port 2 Output */
#define P2DIR (PADIR_H) /* Port 2 Direction */
#define P2REN (PAREN_H) /* Port 2 Resistor Enable */
#define P2DS (PADS_H) /* Port 2 Resistor Drive Strenght */
#define P2SEL (PASEL_H) /* Port 2 Selection */
#define P2IES (PAIES_H) /* Port 2 Interrupt Edge Select */
#define P2IE (PAIE_H) /* Port 2 Interrupt Enable */
#define P2IFG (PAIFG_H) /* Port 2 Interrupt Flag */
//Definitions for P2IV
#define P2IV_NONE (0x0000) /* No Interrupt pending */
#define P2IV_P2IFG0 (0x0002) /* P2IV P2IFG.0 */
#define P2IV_P2IFG1 (0x0004) /* P2IV P2IFG.1 */
#define P2IV_P2IFG2 (0x0006) /* P2IV P2IFG.2 */
#define P2IV_P2IFG3 (0x0008) /* P2IV P2IFG.3 */
#define P2IV_P2IFG4 (0x000A) /* P2IV P2IFG.4 */
#define P2IV_P2IFG5 (0x000C) /* P2IV P2IFG.5 */
#define P2IV_P2IFG6 (0x000E) /* P2IV P2IFG.6 */
#define P2IV_P2IFG7 (0x0010) /* P2IV P2IFG.7 */
/************************************************************
* DIGITAL I/O Port3/4 Pull up / Pull down Resistors
************************************************************/
#define __MSP430_HAS_PORT3_R__ /* Definition to show that Module is available */
#define __MSP430_HAS_PORT4_R__ /* Definition to show that Module is available */
#define __MSP430_HAS_PORTB_R__ /* Definition to show that Module is available */
#define PBIN_ 0x0220 /* Port B Input */
const_sfrb(PBIN_L, PBIN_);
const_sfrb(PBIN_H, PBIN_+1);
const_sfrw(PBIN, PBIN_);
#define PBOUT_ 0x0222 /* Port B Output */
sfrb(PBOUT_L, PBOUT_);
sfrb(PBOUT_H, PBOUT_+1);
sfrw(PBOUT, PBOUT_);
#define PBDIR_ 0x0224 /* Port B Direction */
sfrb(PBDIR_L, PBDIR_);
sfrb(PBDIR_H, PBDIR_+1);
sfrw(PBDIR, PBDIR_);
#define PBREN_ 0x0226 /* Port B Resistor Enable */
sfrb(PBREN_L, PBREN_);
sfrb(PBREN_H, PBREN_+1);
sfrw(PBREN, PBREN_);
#define PBDS_ 0x0228 /* Port B Resistor Drive Strenght */
sfrb(PBDS_L, PBDS_);
sfrb(PBDS_H, PBDS_+1);
sfrw(PBDS, PBDS_);
#define PBSEL_ 0x022A /* Port B Selection */
sfrb(PBSEL_L, PBSEL_);
sfrb(PBSEL_H, PBSEL_+1);
sfrw(PBSEL, PBSEL_);
#define P3IN (PBIN_L) /* Port 3 Input */
#define P3OUT (PBOUT_L) /* Port 3 Output */
#define P3DIR (PBDIR_L) /* Port 3 Direction */
#define P3REN (PBREN_L) /* Port 3 Resistor Enable */
#define P3DS (PBDS_L) /* Port 3 Resistor Drive Strenght */
#define P3SEL (PBSEL_L) /* Port 3 Selection */
#define P4IN (PBIN_H) /* Port 4 Input */
#define P4OUT (PBOUT_H) /* Port 4 Output */
#define P4DIR (PBDIR_H) /* Port 4 Direction */
#define P4REN (PBREN_H) /* Port 4 Resistor Enable */
#define P4DS (PBDS_H) /* Port 4 Resistor Drive Strenght */
#define P4SEL (PBSEL_H) /* Port 4 Selection */
/************************************************************
* DIGITAL I/O Port5/6 Pull up / Pull down Resistors
************************************************************/
#define __MSP430_HAS_PORT5_R__ /* Definition to show that Module is available */
#define __MSP430_HAS_PORT6_R__ /* Definition to show that Module is available */
#define __MSP430_HAS_PORTC_R__ /* Definition to show that Module is available */
#define PCIN_ 0x0240 /* Port C Input */
const_sfrb(PCIN_L, PCIN_);
const_sfrb(PCIN_H, PCIN_+1);
const_sfrw(PCIN, PCIN_);
#define PCOUT_ 0x0242 /* Port C Output */
sfrb(PCOUT_L, PCOUT_);
sfrb(PCOUT_H, PCOUT_+1);
sfrw(PCOUT, PCOUT_);
#define PCDIR_ 0x0244 /* Port C Direction */
sfrb(PCDIR_L, PCDIR_);
sfrb(PCDIR_H, PCDIR_+1);
sfrw(PCDIR, PCDIR_);
#define PCREN_ 0x0246 /* Port C Resistor Enable */
sfrb(PCREN_L, PCREN_);
sfrb(PCREN_H, PCREN_+1);
sfrw(PCREN, PCREN_);
#define PCDS_ 0x0248 /* Port C Resistor Drive Strenght */
sfrb(PCDS_L, PCDS_);
sfrb(PCDS_H, PCDS_+1);
sfrw(PCDS, PCDS_);
#define PCSEL_ 0x024A /* Port C Selection */
sfrb(PCSEL_L, PCSEL_);
sfrb(PCSEL_H, PCSEL_+1);
sfrw(PCSEL, PCSEL_);
#define P5IN (PCIN_L) /* Port 5 Input */
#define P5OUT (PCOUT_L) /* Port 5 Output */
#define P5DIR (PCDIR_L) /* Port 5 Direction */
#define P5REN (PCREN_L) /* Port 5 Resistor Enable */
#define P5DS (PCDS_L) /* Port 5 Resistor Drive Strenght */
#define P5SEL (PCSEL_L) /* Port 5 Selection */
#define P6IN (PCIN_H) /* Port 6 Input */
#define P6OUT (PCOUT_H) /* Port 6 Output */
#define P6DIR (PCDIR_H) /* Port 6 Direction */
#define P6REN (PCREN_H) /* Port 6 Resistor Enable */
#define P6DS (PCDS_H) /* Port 6 Resistor Drive Strenght */
#define P6SEL (PCSEL_H) /* Port 6 Selection */
/************************************************************
* DIGITAL I/O Port7/8 Pull up / Pull down Resistors
************************************************************/
#define __MSP430_HAS_PORT7_R__ /* Definition to show that Module is available */
#define __MSP430_HAS_PORT8_R__ /* Definition to show that Module is available */
#define __MSP430_HAS_PORTD_R__ /* Definition to show that Module is available */
#define PDIN_ 0x0260 /* Port D Input */
const_sfrb(PDIN_L, PDIN_);
const_sfrb(PDIN_H, PDIN_+1);
const_sfrw(PDIN, PDIN_);
#define PDOUT_ 0x0262 /* Port D Output */
sfrb(PDOUT_L, PDOUT_);
sfrb(PDOUT_H, PDOUT_+1);
sfrw(PDOUT, PDOUT_);
#define PDDIR_ 0x0264 /* Port D Direction */
sfrb(PDDIR_L, PDDIR_);
sfrb(PDDIR_H, PDDIR_+1);
sfrw(PDDIR, PDDIR_);
#define PDREN_ 0x0266 /* Port D Resistor Enable */
sfrb(PDREN_L, PDREN_);
sfrb(PDREN_H, PDREN_+1);
sfrw(PDREN, PDREN_);
#define PDDS_ 0x0268 /* Port D Resistor Drive Strenght */
sfrb(PDDS_L, PDDS_);
sfrb(PDDS_H, PDDS_+1);
sfrw(PDDS, PDDS_);
#define PDSEL_ 0x026A /* Port D Selection */
sfrb(PDSEL_L, PDSEL_);
sfrb(PDSEL_H, PDSEL_+1);
sfrw(PDSEL, PDSEL_);
#define P7IN (PDIN_L) /* Port 7 Input */
#define P7OUT (PDOUT_L) /* Port 7 Output */
#define P7DIR (PDDIR_L) /* Port 7 Direction */
#define P7REN (PDREN_L) /* Port 7 Resistor Enable */
#define P7DS (PDDS_L) /* Port 7 Resistor Drive Strenght */
#define P7SEL (PDSEL_L) /* Port 7 Selection */
#define P8IN (PDIN_H) /* Port 8 Input */
#define P8OUT (PDOUT_H) /* Port 8 Output */
#define P8DIR (PDDIR_H) /* Port 8 Direction */
#define P8REN (PDREN_H) /* Port 8 Resistor Enable */
#define P8DS (PDDS_H) /* Port 8 Resistor Drive Strenght */
#define P8SEL (PDSEL_H) /* Port 8 Selection */
/************************************************************
* DIGITAL I/O PortJ Pull up / Pull down Resistors
************************************************************/
#define __MSP430_HAS_PORTJ_R__ /* Definition to show that Module is available */
#define PJIN_ 0x0320 /* Port J Input */
const_sfrb(PJIN_L, PJIN_);
const_sfrb(PJIN_H, PJIN_+1);
const_sfrw(PJIN, PJIN_);
#define PJOUT_ 0x0322 /* Port J Output */
sfrb(PJOUT_L, PJOUT_);
sfrb(PJOUT_H, PJOUT_+1);
sfrw(PJOUT, PJOUT_);
#define PJDIR_ 0x0324 /* Port J Direction */
sfrb(PJDIR_L, PJDIR_);
sfrb(PJDIR_H, PJDIR_+1);
sfrw(PJDIR, PJDIR_);
#define PJREN_ 0x0326 /* Port J Resistor Enable */
sfrb(PJREN_L, PJREN_);
sfrb(PJREN_H, PJREN_+1);
sfrw(PJREN, PJREN_);
#define PJDS_ 0x0328 /* Port J Resistor Drive Strenght */
sfrb(PJDS_L, PJDS_);
sfrb(PJDS_H, PJDS_+1);
sfrw(PJDS, PJDS_);
/************************************************************
* PORT MAPPING CONTROLLER
************************************************************/
#define __MSP430_HAS_PORT_MAPPING__ /* Definition to show that Module is available */
#define PMAPKEYID_ 0x01C0 /* Port Mapping Key register */
sfrb(PMAPKEYID_L, PMAPKEYID_);
sfrb(PMAPKEYID_H, PMAPKEYID_+1);
sfrw(PMAPKEYID, PMAPKEYID_);
#define PMAPCTL_ 0x01C2 /* Port Mapping control register */
sfrb(PMAPCTL_L, PMAPCTL_);
sfrb(PMAPCTL_H, PMAPCTL_+1);
sfrw(PMAPCTL, PMAPCTL_);
#define PMAPKEY 0x2D52 /* Port Mapping Key */
#define PMAPPWD PMAPKEYID /* Legacy Definition: Mapping Key register */
#define PMAPPW 0x2D52 /* Legacy Definition: Port Mapping Password */
/* PMAPCTL Control Bits */
#define PMAPLOCKED 0x0001 /* Port Mapping Lock bit. Read only */
#define PMAPRECFG 0x0002 /* Port Mapping re-configuration control bit */
/* PMAPCTL Control Bits */
#define PMAPLOCKED_L 0x0001 /* Port Mapping Lock bit. Read only */
#define PMAPRECFG_L 0x0002 /* Port Mapping re-configuration control bit */
/* PMAPCTL Control Bits */
/************************************************************
* PORT 4 MAPPING CONTROLLER
************************************************************/
#define __MSP430_HAS_PORT4_MAPPING__ /* Definition to show that Module is available */
#define P4MAP01_ 0x01E0 /* Port P4.0/1 mapping register */
sfrb(P4MAP01_L, P4MAP01_);
sfrb(P4MAP01_H, P4MAP01_+1);
sfrw(P4MAP01, P4MAP01_);
#define P4MAP23_ 0x01E2 /* Port P4.2/3 mapping register */
sfrb(P4MAP23_L, P4MAP23_);
sfrb(P4MAP23_H, P4MAP23_+1);
sfrw(P4MAP23, P4MAP23_);
#define P4MAP45_ 0x01E4 /* Port P4.4/5 mapping register */
sfrb(P4MAP45_L, P4MAP45_);
sfrb(P4MAP45_H, P4MAP45_+1);
sfrw(P4MAP45, P4MAP45_);
#define P4MAP67_ 0x01E6 /* Port P4.6/7 mapping register */
sfrb(P4MAP67_L, P4MAP67_);
sfrb(P4MAP67_H, P4MAP67_+1);
sfrw(P4MAP67, P4MAP67_);
#define P4MAP0 P4MAP01_L /* Port P4.0 mapping register */
#define P4MAP1 P4MAP01_H /* Port P4.1 mapping register */
#define P4MAP2 P4MAP23_L /* Port P4.2 mapping register */
#define P4MAP3 P4MAP23_H /* Port P4.3 mapping register */
#define P4MAP4 P4MAP45_L /* Port P4.4 mapping register */
#define P4MAP5 P4MAP45_H /* Port P4.5 mapping register */
#define P4MAP6 P4MAP67_L /* Port P4.6 mapping register */
#define P4MAP7 P4MAP67_H /* Port P4.7 mapping register */
#define PM_NONE 0
#define PM_CBOUT0 1
#define PM_TB0CLK 1
#define PM_ADC12CLK 2
#define PM_DMAE0 2
#define PM_SVMOUT 3
#define PM_TB0OUTH 3
#define PM_TB0CCR0A 4
#define PM_TB0CCR1A 5
#define PM_TB0CCR2A 6
#define PM_TB0CCR3A 7
#define PM_TB0CCR4A 8
#define PM_TB0CCR5A 9
#define PM_TB0CCR6A 10
#define PM_UCA1RXD 11
#define PM_UCA1SOMI 11
#define PM_UCA1TXD 12
#define PM_UCA1SIMO 12
#define PM_UCA1CLK 13
#define PM_UCB1STE 13
#define PM_UCB1SOMI 14
#define PM_UCB1SCL 14
#define PM_UCB1SIMO 15
#define PM_UCB1SDA 15
#define PM_UCB1CLK 16
#define PM_UCA1STE 16
#define PM_CBOUT1 17
#define PM_MCLK 18
#define PM_ANALOG 31
/************************************************************
* PMM - Power Management System
************************************************************/
#define __MSP430_HAS_PMM__ /* Definition to show that Module is available */
#define PMMCTL0_ 0x0120 /* PMM Control 0 */
sfrb(PMMCTL0_L, PMMCTL0_);
sfrb(PMMCTL0_H, PMMCTL0_+1);
sfrw(PMMCTL0, PMMCTL0_);
#define PMMCTL1_ 0x0122 /* PMM Control 1 */
sfrb(PMMCTL1_L, PMMCTL1_);
sfrb(PMMCTL1_H, PMMCTL1_+1);
sfrw(PMMCTL1, PMMCTL1_);
#define SVSMHCTL_ 0x0124 /* SVS and SVM high side control register */
sfrb(SVSMHCTL_L, SVSMHCTL_);
sfrb(SVSMHCTL_H, SVSMHCTL_+1);
sfrw(SVSMHCTL, SVSMHCTL_);
#define SVSMLCTL_ 0x0126 /* SVS and SVM low side control register */
sfrb(SVSMLCTL_L, SVSMLCTL_);
sfrb(SVSMLCTL_H, SVSMLCTL_+1);
sfrw(SVSMLCTL, SVSMLCTL_);
#define SVSMIO_ 0x0128 /* SVSIN and SVSOUT control register */
sfrb(SVSMIO_L, SVSMIO_);
sfrb(SVSMIO_H, SVSMIO_+1);
sfrw(SVSMIO, SVSMIO_);
#define PMMIFG_ 0x012C /* PMM Interrupt Flag */
sfrb(PMMIFG_L, PMMIFG_);
sfrb(PMMIFG_H, PMMIFG_+1);
sfrw(PMMIFG, PMMIFG_);
#define PMMRIE_ 0x012E /* PMM and RESET Interrupt Enable */
sfrb(PMMRIE_L, PMMRIE_);
sfrb(PMMRIE_H, PMMRIE_+1);
sfrw(PMMRIE, PMMRIE_);
#define PM5CTL0_ 0x0130 /* PMM Power Mode 5 Control Register 0 */
sfrb(PM5CTL0_L, PM5CTL0_);
sfrb(PM5CTL0_H, PM5CTL0_+1);
sfrw(PM5CTL0, PM5CTL0_);
#define PMMPW (0xA500) /* PMM Register Write Password */
#define PMMPW_H (0xA5) /* PMM Register Write Password for high word access */
/* PMMCTL0 Control Bits */
#define PMMCOREV0 (0x0001) /* PMM Core Voltage Bit: 0 */
#define PMMCOREV1 (0x0002) /* PMM Core Voltage Bit: 1 */
#define PMMSWBOR (0x0004) /* PMM Software BOR */
#define PMMSWPOR (0x0008) /* PMM Software POR */
#define PMMREGOFF (0x0010) /* PMM Turn Regulator off */
#define PMMHPMRE (0x0080) /* PMM Global High Power Module Request Enable */
/* PMMCTL0 Control Bits */
#define PMMCOREV0_L (0x0001) /* PMM Core Voltage Bit: 0 */
#define PMMCOREV1_L (0x0002) /* PMM Core Voltage Bit: 1 */
#define PMMSWBOR_L (0x0004) /* PMM Software BOR */
#define PMMSWPOR_L (0x0008) /* PMM Software POR */
#define PMMREGOFF_L (0x0010) /* PMM Turn Regulator off */
#define PMMHPMRE_L (0x0080) /* PMM Global High Power Module Request Enable */
/* PMMCTL0 Control Bits */
#define PMMCOREV_0 (0x0000) /* PMM Core Voltage 0 (1.35V) */
#define PMMCOREV_1 (0x0001) /* PMM Core Voltage 1 (1.55V) */
#define PMMCOREV_2 (0x0002) /* PMM Core Voltage 2 (1.75V) */
#define PMMCOREV_3 (0x0003) /* PMM Core Voltage 3 (1.85V) */
/* PMMCTL1 Control Bits */
#define PMMREFMD (0x0001) /* PMM Reference Mode */
#define PMMCMD0 (0x0010) /* PMM Voltage Regulator Current Mode Bit: 0 */
#define PMMCMD1 (0x0020) /* PMM Voltage Regulator Current Mode Bit: 1 */
/* PMMCTL1 Control Bits */
#define PMMREFMD_L (0x0001) /* PMM Reference Mode */
#define PMMCMD0_L (0x0010) /* PMM Voltage Regulator Current Mode Bit: 0 */
#define PMMCMD1_L (0x0020) /* PMM Voltage Regulator Current Mode Bit: 1 */
/* PMMCTL1 Control Bits */
/* SVSMHCTL Control Bits */
#define SVSMHRRL0 (0x0001) /* SVS and SVM high side Reset Release Voltage Level Bit: 0 */
#define SVSMHRRL1 (0x0002) /* SVS and SVM high side Reset Release Voltage Level Bit: 1 */
#define SVSMHRRL2 (0x0004) /* SVS and SVM high side Reset Release Voltage Level Bit: 2 */
#define SVSMHDLYST (0x0008) /* SVS and SVM high side delay status */
#define SVSHMD (0x0010) /* SVS high side mode */
#define SVSMHEVM (0x0040) /* SVS and SVM high side event mask */
#define SVSMHACE (0x0080) /* SVS and SVM high side auto control enable */
#define SVSHRVL0 (0x0100) /* SVS high side reset voltage level Bit: 0 */
#define SVSHRVL1 (0x0200) /* SVS high side reset voltage level Bit: 1 */
#define SVSHE (0x0400) /* SVS high side enable */
#define SVSHFP (0x0800) /* SVS high side full performace mode */
#define SVMHOVPE (0x1000) /* SVM high side over-voltage enable */
#define SVMHE (0x4000) /* SVM high side enable */
#define SVMHFP (0x8000) /* SVM high side full performace mode */
/* SVSMHCTL Control Bits */
#define SVSMHRRL0_L (0x0001) /* SVS and SVM high side Reset Release Voltage Level Bit: 0 */
#define SVSMHRRL1_L (0x0002) /* SVS and SVM high side Reset Release Voltage Level Bit: 1 */
#define SVSMHRRL2_L (0x0004) /* SVS and SVM high side Reset Release Voltage Level Bit: 2 */
#define SVSMHDLYST_L (0x0008) /* SVS and SVM high side delay status */
#define SVSHMD_L (0x0010) /* SVS high side mode */
#define SVSMHEVM_L (0x0040) /* SVS and SVM high side event mask */
#define SVSMHACE_L (0x0080) /* SVS and SVM high side auto control enable */
/* SVSMHCTL Control Bits */
#define SVSHRVL0_H (0x0001) /* SVS high side reset voltage level Bit: 0 */
#define SVSHRVL1_H (0x0002) /* SVS high side reset voltage level Bit: 1 */
#define SVSHE_H (0x0004) /* SVS high side enable */
#define SVSHFP_H (0x0008) /* SVS high side full performace mode */
#define SVMHOVPE_H (0x0010) /* SVM high side over-voltage enable */
#define SVMHE_H (0x0040) /* SVM high side enable */
#define SVMHFP_H (0x0080) /* SVM high side full performace mode */
#define SVSMHRRL_0 (0x0000) /* SVS and SVM high side Reset Release Voltage Level 0 */
#define SVSMHRRL_1 (0x0001) /* SVS and SVM high side Reset Release Voltage Level 1 */
#define SVSMHRRL_2 (0x0002) /* SVS and SVM high side Reset Release Voltage Level 2 */
#define SVSMHRRL_3 (0x0003) /* SVS and SVM high side Reset Release Voltage Level 3 */
#define SVSMHRRL_4 (0x0004) /* SVS and SVM high side Reset Release Voltage Level 4 */
#define SVSMHRRL_5 (0x0005) /* SVS and SVM high side Reset Release Voltage Level 5 */
#define SVSMHRRL_6 (0x0006) /* SVS and SVM high side Reset Release Voltage Level 6 */
#define SVSMHRRL_7 (0x0007) /* SVS and SVM high side Reset Release Voltage Level 7 */
#define SVSHRVL_0 (0x0000) /* SVS high side Reset Release Voltage Level 0 */
#define SVSHRVL_1 (0x0100) /* SVS high side Reset Release Voltage Level 1 */
#define SVSHRVL_2 (0x0200) /* SVS high side Reset Release Voltage Level 2 */
#define SVSHRVL_3 (0x0300) /* SVS high side Reset Release Voltage Level 3 */
/* SVSMLCTL Control Bits */
#define SVSMLRRL0 (0x0001) /* SVS and SVM low side Reset Release Voltage Level Bit: 0 */
#define SVSMLRRL1 (0x0002) /* SVS and SVM low side Reset Release Voltage Level Bit: 1 */
#define SVSMLRRL2 (0x0004) /* SVS and SVM low side Reset Release Voltage Level Bit: 2 */
#define SVSMLDLYST (0x0008) /* SVS and SVM low side delay status */
#define SVSLMD (0x0010) /* SVS low side mode */
#define SVSMLEVM (0x0040) /* SVS and SVM low side event mask */
#define SVSMLACE (0x0080) /* SVS and SVM low side auto control enable */
#define SVSLRVL0 (0x0100) /* SVS low side reset voltage level Bit: 0 */
#define SVSLRVL1 (0x0200) /* SVS low side reset voltage level Bit: 1 */
#define SVSLE (0x0400) /* SVS low side enable */
#define SVSLFP (0x0800) /* SVS low side full performace mode */
#define SVMLOVPE (0x1000) /* SVM low side over-voltage enable */
#define SVMLE (0x4000) /* SVM low side enable */
#define SVMLFP (0x8000) /* SVM low side full performace mode */
/* SVSMLCTL Control Bits */
#define SVSMLRRL0_L (0x0001) /* SVS and SVM low side Reset Release Voltage Level Bit: 0 */
#define SVSMLRRL1_L (0x0002) /* SVS and SVM low side Reset Release Voltage Level Bit: 1 */
#define SVSMLRRL2_L (0x0004) /* SVS and SVM low side Reset Release Voltage Level Bit: 2 */
#define SVSMLDLYST_L (0x0008) /* SVS and SVM low side delay status */
#define SVSLMD_L (0x0010) /* SVS low side mode */
#define SVSMLEVM_L (0x0040) /* SVS and SVM low side event mask */
#define SVSMLACE_L (0x0080) /* SVS and SVM low side auto control enable */
/* SVSMLCTL Control Bits */
#define SVSLRVL0_H (0x0001) /* SVS low side reset voltage level Bit: 0 */
#define SVSLRVL1_H (0x0002) /* SVS low side reset voltage level Bit: 1 */
#define SVSLE_H (0x0004) /* SVS low side enable */
#define SVSLFP_H (0x0008) /* SVS low side full performace mode */
#define SVMLOVPE_H (0x0010) /* SVM low side over-voltage enable */
#define SVMLE_H (0x0040) /* SVM low side enable */
#define SVMLFP_H (0x0080) /* SVM low side full performace mode */
#define SVSMLRRL_0 (0x0000) /* SVS and SVM low side Reset Release Voltage Level 0 */
#define SVSMLRRL_1 (0x0001) /* SVS and SVM low side Reset Release Voltage Level 1 */
#define SVSMLRRL_2 (0x0002) /* SVS and SVM low side Reset Release Voltage Level 2 */
#define SVSMLRRL_3 (0x0003) /* SVS and SVM low side Reset Release Voltage Level 3 */
#define SVSMLRRL_4 (0x0004) /* SVS and SVM low side Reset Release Voltage Level 4 */
#define SVSMLRRL_5 (0x0005) /* SVS and SVM low side Reset Release Voltage Level 5 */
#define SVSMLRRL_6 (0x0006) /* SVS and SVM low side Reset Release Voltage Level 6 */
#define SVSMLRRL_7 (0x0007) /* SVS and SVM low side Reset Release Voltage Level 7 */
#define SVSLRVL_0 (0x0000) /* SVS low side Reset Release Voltage Level 0 */
#define SVSLRVL_1 (0x0100) /* SVS low side Reset Release Voltage Level 1 */
#define SVSLRVL_2 (0x0200) /* SVS low side Reset Release Voltage Level 2 */
#define SVSLRVL_3 (0x0300) /* SVS low side Reset Release Voltage Level 3 */
/* SVSMIO Control Bits */
#define SVMLOE (0x0008) /* SVM low side output enable */
#define SVMLVLROE (0x0010) /* SVM low side voltage level reached output enable */
#define SVMOUTPOL (0x0020) /* SVMOUT pin polarity */
#define SVMHOE (0x0800) /* SVM high side output enable */
#define SVMHVLROE (0x1000) /* SVM high side voltage level reached output enable */
/* SVSMIO Control Bits */
#define SVMLOE_L (0x0008) /* SVM low side output enable */
#define SVMLVLROE_L (0x0010) /* SVM low side voltage level reached output enable */
#define SVMOUTPOL_L (0x0020) /* SVMOUT pin polarity */
/* SVSMIO Control Bits */
#define SVMHOE_H (0x0008) /* SVM high side output enable */
#define SVMHVLROE_H (0x0010) /* SVM high side voltage level reached output enable */
/* PMMIFG Control Bits */
#define SVSMLDLYIFG (0x0001) /* SVS and SVM low side Delay expired interrupt flag */
#define SVMLIFG (0x0002) /* SVM low side interrupt flag */
#define SVMLVLRIFG (0x0004) /* SVM low side Voltage Level Reached interrupt flag */
#define SVSMHDLYIFG (0x0010) /* SVS and SVM high side Delay expired interrupt flag */
#define SVMHIFG (0x0020) /* SVM high side interrupt flag */
#define SVMHVLRIFG (0x0040) /* SVM high side Voltage Level Reached interrupt flag */
#define PMMBORIFG (0x0100) /* PMM Software BOR interrupt flag */
#define PMMRSTIFG (0x0200) /* PMM RESET pin interrupt flag */
#define PMMPORIFG (0x0400) /* PMM Software POR interrupt flag */
#define SVSHIFG (0x1000) /* SVS low side interrupt flag */
#define SVSLIFG (0x2000) /* SVS high side interrupt flag */
#define PMMLPM5IFG (0x8000) /* LPM5 indication Flag */
/* PMMIFG Control Bits */
#define SVSMLDLYIFG_L (0x0001) /* SVS and SVM low side Delay expired interrupt flag */
#define SVMLIFG_L (0x0002) /* SVM low side interrupt flag */
#define SVMLVLRIFG_L (0x0004) /* SVM low side Voltage Level Reached interrupt flag */
#define SVSMHDLYIFG_L (0x0010) /* SVS and SVM high side Delay expired interrupt flag */
#define SVMHIFG_L (0x0020) /* SVM high side interrupt flag */
#define SVMHVLRIFG_L (0x0040) /* SVM high side Voltage Level Reached interrupt flag */
/* PMMIFG Control Bits */
#define PMMBORIFG_H (0x0001) /* PMM Software BOR interrupt flag */
#define PMMRSTIFG_H (0x0002) /* PMM RESET pin interrupt flag */
#define PMMPORIFG_H (0x0004) /* PMM Software POR interrupt flag */
#define SVSHIFG_H (0x0010) /* SVS low side interrupt flag */
#define SVSLIFG_H (0x0020) /* SVS high side interrupt flag */
#define PMMLPM5IFG_H (0x0080) /* LPM5 indication Flag */
#define PMMRSTLPM5IFG PMMLPM5IFG /* LPM5 indication Flag */
/* PMMIE and RESET Control Bits */
#define SVSMLDLYIE (0x0001) /* SVS and SVM low side Delay expired interrupt enable */
#define SVMLIE (0x0002) /* SVM low side interrupt enable */
#define SVMLVLRIE (0x0004) /* SVM low side Voltage Level Reached interrupt enable */
#define SVSMHDLYIE (0x0010) /* SVS and SVM high side Delay expired interrupt enable */
#define SVMHIE (0x0020) /* SVM high side interrupt enable */
#define SVMHVLRIE (0x0040) /* SVM high side Voltage Level Reached interrupt enable */
#define SVSLPE (0x0100) /* SVS low side POR enable */
#define SVMLVLRPE (0x0200) /* SVM low side Voltage Level reached POR enable */
#define SVSHPE (0x1000) /* SVS high side POR enable */
#define SVMHVLRPE (0x2000) /* SVM high side Voltage Level reached POR enable */
/* PMMIE and RESET Control Bits */
#define SVSMLDLYIE_L (0x0001) /* SVS and SVM low side Delay expired interrupt enable */
#define SVMLIE_L (0x0002) /* SVM low side interrupt enable */
#define SVMLVLRIE_L (0x0004) /* SVM low side Voltage Level Reached interrupt enable */
#define SVSMHDLYIE_L (0x0010) /* SVS and SVM high side Delay expired interrupt enable */
#define SVMHIE_L (0x0020) /* SVM high side interrupt enable */
#define SVMHVLRIE_L (0x0040) /* SVM high side Voltage Level Reached interrupt enable */
/* PMMIE and RESET Control Bits */
#define SVSLPE_H (0x0001) /* SVS low side POR enable */
#define SVMLVLRPE_H (0x0002) /* SVM low side Voltage Level reached POR enable */
#define SVSHPE_H (0x0010) /* SVS high side POR enable */
#define SVMHVLRPE_H (0x0020) /* SVM high side Voltage Level reached POR enable */
/* PM5CTL0 Power Mode 5 Control Bits */
#define LOCKLPM5 (0x0001) /* Lock I/O pin configuration upon entry/exit to/from LPM5 */
/* PM5CTL0 Power Mode 5 Control Bits */
#define LOCKLPM5_L (0x0001) /* Lock I/O pin configuration upon entry/exit to/from LPM5 */
/* PM5CTL0 Power Mode 5 Control Bits */
#define LOCKIO LOCKLPM5 /* Lock I/O pin configuration upon entry/exit to/from LPM5 */
/*************************************************************
* RAM Control Module
*************************************************************/
#define __MSP430_HAS_RC__ /* Definition to show that Module is available */
#define RCCTL0_ 0x0158 /* Ram Controller Control Register */
sfrb(RCCTL0_L, RCCTL0_);
sfrb(RCCTL0_H, RCCTL0_+1);
sfrw(RCCTL0, RCCTL0_);
/* RCCTL0 Control Bits */
#define RCRS0OFF (0x0001) /* RAM Controller RAM Sector 0 Off */
#define RCRS1OFF (0x0002) /* RAM Controller RAM Sector 1 Off */
#define RCRS2OFF (0x0004) /* RAM Controller RAM Sector 2 Off */
#define RCRS3OFF (0x0008) /* RAM Controller RAM Sector 3 Off */
#define RCRS7OFF (0x0080) /* RAM Controller RAM Sector 7 (USB) Off */
/* RCCTL0 Control Bits */
#define RCRS0OFF_L (0x0001) /* RAM Controller RAM Sector 0 Off */
#define RCRS1OFF_L (0x0002) /* RAM Controller RAM Sector 1 Off */
#define RCRS2OFF_L (0x0004) /* RAM Controller RAM Sector 2 Off */
#define RCRS3OFF_L (0x0008) /* RAM Controller RAM Sector 3 Off */
#define RCRS7OFF_L (0x0080) /* RAM Controller RAM Sector 7 (USB) Off */
/* RCCTL0 Control Bits */
#define RCKEY (0x5A00)
/************************************************************
* Shared Reference
************************************************************/
#define __MSP430_HAS_REF__ /* Definition to show that Module is available */
#define REFCTL0_ 0x01B0 /* REF Shared Reference control register 0 */
sfrb(REFCTL0_L, REFCTL0_);
sfrb(REFCTL0_H, REFCTL0_+1);
sfrw(REFCTL0, REFCTL0_);
/* REFCTL0 Control Bits */
#define REFON (0x0001) /* REF Reference On */
#define REFOUT (0x0002) /* REF Reference output Buffer On */
//#define RESERVED (0x0004) /* Reserved */
#define REFTCOFF (0x0008) /* REF Temp.Sensor off */
#define REFVSEL0 (0x0010) /* REF Reference Voltage Level Select Bit:0 */
#define REFVSEL1 (0x0020) /* REF Reference Voltage Level Select Bit:1 */
//#define RESERVED (0x0040) /* Reserved */
#define REFMSTR (0x0080) /* REF Master Control */
#define REFGENACT (0x0100) /* REF Reference generator active */
#define REFBGACT (0x0200) /* REF Reference bandgap active */
#define REFGENBUSY (0x0400) /* REF Reference generator busy */
#define BGMODE (0x0800) /* REF Bandgap mode */
//#define RESERVED (0x1000) /* Reserved */
//#define RESERVED (0x2000) /* Reserved */
//#define RESERVED (0x4000) /* Reserved */
//#define RESERVED (0x8000) /* Reserved */
/* REFCTL0 Control Bits */
#define REFON_L (0x0001) /* REF Reference On */
#define REFOUT_L (0x0002) /* REF Reference output Buffer On */
//#define RESERVED (0x0004) /* Reserved */
#define REFTCOFF_L (0x0008) /* REF Temp.Sensor off */
#define REFVSEL0_L (0x0010) /* REF Reference Voltage Level Select Bit:0 */
#define REFVSEL1_L (0x0020) /* REF Reference Voltage Level Select Bit:1 */
//#define RESERVED (0x0040) /* Reserved */
#define REFMSTR_L (0x0080) /* REF Master Control */
//#define RESERVED (0x1000) /* Reserved */
//#define RESERVED (0x2000) /* Reserved */
//#define RESERVED (0x4000) /* Reserved */
//#define RESERVED (0x8000) /* Reserved */
/* REFCTL0 Control Bits */
//#define RESERVED (0x0004) /* Reserved */
//#define RESERVED (0x0040) /* Reserved */
#define REFGENACT_H (0x0001) /* REF Reference generator active */
#define REFBGACT_H (0x0002) /* REF Reference bandgap active */
#define REFGENBUSY_H (0x0004) /* REF Reference generator busy */
#define BGMODE_H (0x0008) /* REF Bandgap mode */
//#define RESERVED (0x1000) /* Reserved */
//#define RESERVED (0x2000) /* Reserved */
//#define RESERVED (0x4000) /* Reserved */
//#define RESERVED (0x8000) /* Reserved */
#define REFVSEL_0 (0x0000) /* REF Reference Voltage Level Select 1.5V */
#define REFVSEL_1 (0x0010) /* REF Reference Voltage Level Select 2.0V */
#define REFVSEL_2 (0x0020) /* REF Reference Voltage Level Select 2.5V */
#define REFVSEL_3 (0x0030) /* REF Reference Voltage Level Select 2.5V */
/************************************************************
* Real Time Clock
************************************************************/
#define __MSP430_HAS_RTC__ /* Definition to show that Module is available */
#define RTCCTL01_ 0x04A0 /* Real Timer Control 0/1 */
sfrb(RTCCTL01_L, RTCCTL01_);
sfrb(RTCCTL01_H, RTCCTL01_+1);
sfrw(RTCCTL01, RTCCTL01_);
#define RTCCTL23_ 0x04A2 /* Real Timer Control 2/3 */
sfrb(RTCCTL23_L, RTCCTL23_);
sfrb(RTCCTL23_H, RTCCTL23_+1);
sfrw(RTCCTL23, RTCCTL23_);
#define RTCPS0CTL_ 0x04A8 /* Real Timer Prescale Timer 0 Control */
sfrb(RTCPS0CTL_L, RTCPS0CTL_);
sfrb(RTCPS0CTL_H, RTCPS0CTL_+1);
sfrw(RTCPS0CTL, RTCPS0CTL_);
#define RTCPS1CTL_ 0x04AA /* Real Timer Prescale Timer 1 Control */
sfrb(RTCPS1CTL_L, RTCPS1CTL_);
sfrb(RTCPS1CTL_H, RTCPS1CTL_+1);
sfrw(RTCPS1CTL, RTCPS1CTL_);
#define RTCPS_ 0x04AC /* Real Timer Prescale Timer Control */
sfrb(RTCPS_L, RTCPS_);
sfrb(RTCPS_H, RTCPS_+1);
sfrw(RTCPS, RTCPS_);
#define RTCIV_ 0x04AE /* Real Time Clock Interrupt Vector */
sfrw(RTCIV, RTCIV_);
#define RTCTIM0_ 0x04B0 /* Real Time Clock Time 0 */
sfrb(RTCTIM0_L, RTCTIM0_);
sfrb(RTCTIM0_H, RTCTIM0_+1);
sfrw(RTCTIM0, RTCTIM0_);
#define RTCTIM1_ 0x04B2 /* Real Time Clock Time 1 */
sfrb(RTCTIM1_L, RTCTIM1_);
sfrb(RTCTIM1_H, RTCTIM1_+1);
sfrw(RTCTIM1, RTCTIM1_);
#define RTCDATE_ 0x04B4 /* Real Time Clock Date */
sfrb(RTCDATE_L, RTCDATE_);
sfrb(RTCDATE_H, RTCDATE_+1);
sfrw(RTCDATE, RTCDATE_);
#define RTCYEAR_ 0x04B6 /* Real Time Clock Year */
sfrb(RTCYEAR_L, RTCYEAR_);
sfrb(RTCYEAR_H, RTCYEAR_+1);
sfrw(RTCYEAR, RTCYEAR_);
#define RTCAMINHR_ 0x04B8 /* Real Time Clock Alarm Min/Hour */
sfrb(RTCAMINHR_L, RTCAMINHR_);
sfrb(RTCAMINHR_H, RTCAMINHR_+1);
sfrw(RTCAMINHR, RTCAMINHR_);
#define RTCADOWDAY_ 0x04BA /* Real Time Clock Alarm day of week/day */
sfrb(RTCADOWDAY_L, RTCADOWDAY_);
sfrb(RTCADOWDAY_H, RTCADOWDAY_+1);
sfrw(RTCADOWDAY, RTCADOWDAY_);
#define RTCCTL0 RTCCTL01_L /* Real Time Clock Control 0 */
#define RTCCTL1 RTCCTL01_H /* Real Time Clock Control 1 */
#define RTCCTL2 RTCCTL23_L /* Real Time Clock Control 2 */
#define RTCCTL3 RTCCTL23_H /* Real Time Clock Control 3 */
#define RTCNT12 RTCTIM0
#define RTCNT34 RTCTIM1
#define RTCNT1 RTCTIM0_L
#define RTCNT2 RTCTIM0_H
#define RTCNT3 RTCTIM1_L
#define RTCNT4 RTCTIM1_H
#define RTCSEC RTCTIM0_L
#define RTCMIN RTCTIM0_H
#define RTCHOUR RTCTIM1_L
#define RTCDOW RTCTIM1_H
#define RTCDAY RTCDATE_L
#define RTCMON RTCDATE_H
#define RTCYEARL RTCYEAR_L
#define RTCYEARH RTCYEAR_H
#define RT0PS RTCPS_L
#define RT1PS RTCPS_H
#define RTCAMIN RTCAMINHR_L /* Real Time Clock Alarm Min */
#define RTCAHOUR RTCAMINHR_H /* Real Time Clock Alarm Hour */
#define RTCADOW RTCADOWDAY_L /* Real Time Clock Alarm day of week */
#define RTCADAY RTCADOWDAY_H /* Real Time Clock Alarm day */
/* RTCCTL01 Control Bits */
#define RTCBCD (0x8000) /* RTC BCD 0:Binary / 1:BCD */
#define RTCHOLD (0x4000) /* RTC Hold */
#define RTCMODE (0x2000) /* RTC Mode 0:Counter / 1: Calendar */
#define RTCRDY (0x1000) /* RTC Ready */
#define RTCSSEL1 (0x0800) /* RTC Source Select 1 */
#define RTCSSEL0 (0x0400) /* RTC Source Select 0 */
#define RTCTEV1 (0x0200) /* RTC Time Event 1 */
#define RTCTEV0 (0x0100) /* RTC Time Event 0 */
//#define Reserved (0x0080)
#define RTCTEVIE (0x0040) /* RTC Time Event Interrupt Enable Flag */
#define RTCAIE (0x0020) /* RTC Alarm Interrupt Enable Flag */
#define RTCRDYIE (0x0010) /* RTC Ready Interrupt Enable Flag */
//#define Reserved (0x0008)
#define RTCTEVIFG (0x0004) /* RTC Time Event Interrupt Flag */
#define RTCAIFG (0x0002) /* RTC Alarm Interrupt Flag */
#define RTCRDYIFG (0x0001) /* RTC Ready Interrupt Flag */
/* RTCCTL01 Control Bits */
//#define Reserved (0x0080)
#define RTCTEVIE_L (0x0040) /* RTC Time Event Interrupt Enable Flag */
#define RTCAIE_L (0x0020) /* RTC Alarm Interrupt Enable Flag */
#define RTCRDYIE_L (0x0010) /* RTC Ready Interrupt Enable Flag */
//#define Reserved (0x0008)
#define RTCTEVIFG_L (0x0004) /* RTC Time Event Interrupt Flag */
#define RTCAIFG_L (0x0002) /* RTC Alarm Interrupt Flag */
#define RTCRDYIFG_L (0x0001) /* RTC Ready Interrupt Flag */
/* RTCCTL01 Control Bits */
#define RTCBCD_H (0x0080) /* RTC BCD 0:Binary / 1:BCD */
#define RTCHOLD_H (0x0040) /* RTC Hold */
#define RTCMODE_H (0x0020) /* RTC Mode 0:Counter / 1: Calendar */
#define RTCRDY_H (0x0010) /* RTC Ready */
#define RTCSSEL1_H (0x0008) /* RTC Source Select 1 */
#define RTCSSEL0_H (0x0004) /* RTC Source Select 0 */
#define RTCTEV1_H (0x0002) /* RTC Time Event 1 */
#define RTCTEV0_H (0x0001) /* RTC Time Event 0 */
//#define Reserved (0x0080)
//#define Reserved (0x0008)
#define RTCSSEL_0 (0x0000) /* RTC Source Select ACLK */
#define RTCSSEL_1 (0x0400) /* RTC Source Select SMCLK */
#define RTCSSEL_2 (0x0800) /* RTC Source Select RT1PS */
#define RTCSSEL_3 (0x0C00) /* RTC Source Select RT1PS */
#define RTCSSEL__ACLK (0x0000) /* RTC Source Select ACLK */
#define RTCSSEL__SMCLK (0x0400) /* RTC Source Select SMCLK */
#define RTCSSEL__RT1PS (0x0800) /* RTC Source Select RT1PS */
#define RTCTEV_0 (0x0000) /* RTC Time Event: 0 (Min. changed) */
#define RTCTEV_1 (0x0100) /* RTC Time Event: 1 (Hour changed) */
#define RTCTEV_2 (0x0200) /* RTC Time Event: 2 (12:00 changed) */
#define RTCTEV_3 (0x0300) /* RTC Time Event: 3 (00:00 changed) */
#define RTCTEV__MIN (0x0000) /* RTC Time Event: 0 (Min. changed) */
#define RTCTEV__HOUR (0x0100) /* RTC Time Event: 1 (Hour changed) */
#define RTCTEV__1200 (0x0200) /* RTC Time Event: 2 (12:00 changed) */
#define RTCTEV__0000 (0x0300) /* RTC Time Event: 3 (00:00 changed) */
/* RTCCTL23 Control Bits */
#define RTCCALF1 (0x0200) /* RTC Calibration Frequency Bit 1 */
#define RTCCALF0 (0x0100) /* RTC Calibration Frequency Bit 0 */
#define RTCCALS (0x0080) /* RTC Calibration Sign */
//#define Reserved (0x0040)
#define RTCCAL5 (0x0020) /* RTC Calibration Bit 5 */
#define RTCCAL4 (0x0010) /* RTC Calibration Bit 4 */
#define RTCCAL3 (0x0008) /* RTC Calibration Bit 3 */
#define RTCCAL2 (0x0004) /* RTC Calibration Bit 2 */
#define RTCCAL1 (0x0002) /* RTC Calibration Bit 1 */
#define RTCCAL0 (0x0001) /* RTC Calibration Bit 0 */
/* RTCCTL23 Control Bits */
#define RTCCALS_L (0x0080) /* RTC Calibration Sign */
//#define Reserved (0x0040)
#define RTCCAL5_L (0x0020) /* RTC Calibration Bit 5 */
#define RTCCAL4_L (0x0010) /* RTC Calibration Bit 4 */
#define RTCCAL3_L (0x0008) /* RTC Calibration Bit 3 */
#define RTCCAL2_L (0x0004) /* RTC Calibration Bit 2 */
#define RTCCAL1_L (0x0002) /* RTC Calibration Bit 1 */
#define RTCCAL0_L (0x0001) /* RTC Calibration Bit 0 */
/* RTCCTL23 Control Bits */
#define RTCCALF1_H (0x0002) /* RTC Calibration Frequency Bit 1 */
#define RTCCALF0_H (0x0001) /* RTC Calibration Frequency Bit 0 */
//#define Reserved (0x0040)
#define RTCCALF_0 (0x0000) /* RTC Calibration Frequency: No Output */
#define RTCCALF_1 (0x0100) /* RTC Calibration Frequency: 512 Hz */
#define RTCCALF_2 (0x0200) /* RTC Calibration Frequency: 256 Hz */
#define RTCCALF_3 (0x0300) /* RTC Calibration Frequency: 1 Hz */
/* RTCPS0CTL Control Bits */
//#define Reserved (0x8000)
#define RT0SSEL (0x4000) /* RTC Prescale Timer 0 Source Select 0:ACLK / 1:SMCLK */
#define RT0PSDIV2 (0x2000) /* RTC Prescale Timer 0 Clock Divide Bit: 2 */
#define RT0PSDIV1 (0x1000) /* RTC Prescale Timer 0 Clock Divide Bit: 1 */
#define RT0PSDIV0 (0x0800) /* RTC Prescale Timer 0 Clock Divide Bit: 0 */
//#define Reserved (0x0400)
//#define Reserved (0x0200)
#define RT0PSHOLD (0x0100) /* RTC Prescale Timer 0 Hold */
//#define Reserved (0x0080)
//#define Reserved (0x0040)
//#define Reserved (0x0020)
#define RT0IP2 (0x0010) /* RTC Prescale Timer 0 Interrupt Interval Bit: 2 */
#define RT0IP1 (0x0008) /* RTC Prescale Timer 0 Interrupt Interval Bit: 1 */
#define RT0IP0 (0x0004) /* RTC Prescale Timer 0 Interrupt Interval Bit: 0 */
#define RT0PSIE (0x0002) /* RTC Prescale Timer 0 Interrupt Enable Flag */
#define RT0PSIFG (0x0001) /* RTC Prescale Timer 0 Interrupt Flag */
/* RTCPS0CTL Control Bits */
//#define Reserved (0x8000)
//#define Reserved (0x0400)
//#define Reserved (0x0200)
//#define Reserved (0x0080)
//#define Reserved (0x0040)
//#define Reserved (0x0020)
#define RT0IP2_L (0x0010) /* RTC Prescale Timer 0 Interrupt Interval Bit: 2 */
#define RT0IP1_L (0x0008) /* RTC Prescale Timer 0 Interrupt Interval Bit: 1 */
#define RT0IP0_L (0x0004) /* RTC Prescale Timer 0 Interrupt Interval Bit: 0 */
#define RT0PSIE_L (0x0002) /* RTC Prescale Timer 0 Interrupt Enable Flag */
#define RT0PSIFG_L (0x0001) /* RTC Prescale Timer 0 Interrupt Flag */
/* RTCPS0CTL Control Bits */
//#define Reserved (0x8000)
#define RT0SSEL_H (0x0040) /* RTC Prescale Timer 0 Source Select 0:ACLK / 1:SMCLK */
#define RT0PSDIV2_H (0x0020) /* RTC Prescale Timer 0 Clock Divide Bit: 2 */
#define RT0PSDIV1_H (0x0010) /* RTC Prescale Timer 0 Clock Divide Bit: 1 */
#define RT0PSDIV0_H (0x0008) /* RTC Prescale Timer 0 Clock Divide Bit: 0 */
//#define Reserved (0x0400)
//#define Reserved (0x0200)
#define RT0PSHOLD_H (0x0001) /* RTC Prescale Timer 0 Hold */
//#define Reserved (0x0080)
//#define Reserved (0x0040)
//#define Reserved (0x0020)
#define RT0IP_0 (0x0000) /* RTC Prescale Timer 0 Interrupt Interval /2 */
#define RT0IP_1 (0x0004) /* RTC Prescale Timer 0 Interrupt Interval /4 */
#define RT0IP_2 (0x0008) /* RTC Prescale Timer 0 Interrupt Interval /8 */
#define RT0IP_3 (0x000C) /* RTC Prescale Timer 0 Interrupt Interval /16 */
#define RT0IP_4 (0x0010) /* RTC Prescale Timer 0 Interrupt Interval /32 */
#define RT0IP_5 (0x0014) /* RTC Prescale Timer 0 Interrupt Interval /64 */
#define RT0IP_6 (0x0018) /* RTC Prescale Timer 0 Interrupt Interval /128 */
#define RT0IP_7 (0x001C) /* RTC Prescale Timer 0 Interrupt Interval /256 */
#define RT0PSDIV_0 (0x0000) /* RTC Prescale Timer 0 Clock Divide /2 */
#define RT0PSDIV_1 (0x0800) /* RTC Prescale Timer 0 Clock Divide /4 */
#define RT0PSDIV_2 (0x1000) /* RTC Prescale Timer 0 Clock Divide /8 */
#define RT0PSDIV_3 (0x1800) /* RTC Prescale Timer 0 Clock Divide /16 */
#define RT0PSDIV_4 (0x2000) /* RTC Prescale Timer 0 Clock Divide /32 */
#define RT0PSDIV_5 (0x2800) /* RTC Prescale Timer 0 Clock Divide /64 */
#define RT0PSDIV_6 (0x3000) /* RTC Prescale Timer 0 Clock Divide /128 */
#define RT0PSDIV_7 (0x3800) /* RTC Prescale Timer 0 Clock Divide /256 */
/* RTCPS1CTL Control Bits */
#define RT1SSEL1 (0x8000) /* RTC Prescale Timer 1 Source Select Bit 1 */
#define RT1SSEL0 (0x4000) /* RTC Prescale Timer 1 Source Select Bit 0 */
#define RT1PSDIV2 (0x2000) /* RTC Prescale Timer 1 Clock Divide Bit: 2 */
#define RT1PSDIV1 (0x1000) /* RTC Prescale Timer 1 Clock Divide Bit: 1 */
#define RT1PSDIV0 (0x0800) /* RTC Prescale Timer 1 Clock Divide Bit: 0 */
//#define Reserved (0x0400)
//#define Reserved (0x0200)
#define RT1PSHOLD (0x0100) /* RTC Prescale Timer 1 Hold */
//#define Reserved (0x0080)
//#define Reserved (0x0040)
//#define Reserved (0x0020)
#define RT1IP2 (0x0010) /* RTC Prescale Timer 1 Interrupt Interval Bit: 2 */
#define RT1IP1 (0x0008) /* RTC Prescale Timer 1 Interrupt Interval Bit: 1 */
#define RT1IP0 (0x0004) /* RTC Prescale Timer 1 Interrupt Interval Bit: 0 */
#define RT1PSIE (0x0002) /* RTC Prescale Timer 1 Interrupt Enable Flag */
#define RT1PSIFG (0x0001) /* RTC Prescale Timer 1 Interrupt Flag */
/* RTCPS1CTL Control Bits */
//#define Reserved (0x0400)
//#define Reserved (0x0200)
//#define Reserved (0x0080)
//#define Reserved (0x0040)
//#define Reserved (0x0020)
#define RT1IP2_L (0x0010) /* RTC Prescale Timer 1 Interrupt Interval Bit: 2 */
#define RT1IP1_L (0x0008) /* RTC Prescale Timer 1 Interrupt Interval Bit: 1 */
#define RT1IP0_L (0x0004) /* RTC Prescale Timer 1 Interrupt Interval Bit: 0 */
#define RT1PSIE_L (0x0002) /* RTC Prescale Timer 1 Interrupt Enable Flag */
#define RT1PSIFG_L (0x0001) /* RTC Prescale Timer 1 Interrupt Flag */
/* RTCPS1CTL Control Bits */
#define RT1SSEL1_H (0x0080) /* RTC Prescale Timer 1 Source Select Bit 1 */
#define RT1SSEL0_H (0x0040) /* RTC Prescale Timer 1 Source Select Bit 0 */
#define RT1PSDIV2_H (0x0020) /* RTC Prescale Timer 1 Clock Divide Bit: 2 */
#define RT1PSDIV1_H (0x0010) /* RTC Prescale Timer 1 Clock Divide Bit: 1 */
#define RT1PSDIV0_H (0x0008) /* RTC Prescale Timer 1 Clock Divide Bit: 0 */
//#define Reserved (0x0400)
//#define Reserved (0x0200)
#define RT1PSHOLD_H (0x0001) /* RTC Prescale Timer 1 Hold */
//#define Reserved (0x0080)
//#define Reserved (0x0040)
//#define Reserved (0x0020)
#define RT1IP_0 (0x0000) /* RTC Prescale Timer 1 Interrupt Interval /2 */
#define RT1IP_1 (0x0004) /* RTC Prescale Timer 1 Interrupt Interval /4 */
#define RT1IP_2 (0x0008) /* RTC Prescale Timer 1 Interrupt Interval /8 */
#define RT1IP_3 (0x000C) /* RTC Prescale Timer 1 Interrupt Interval /16 */
#define RT1IP_4 (0x0010) /* RTC Prescale Timer 1 Interrupt Interval /32 */
#define RT1IP_5 (0x0014) /* RTC Prescale Timer 1 Interrupt Interval /64 */
#define RT1IP_6 (0x0018) /* RTC Prescale Timer 1 Interrupt Interval /128 */
#define RT1IP_7 (0x001C) /* RTC Prescale Timer 1 Interrupt Interval /256 */
#define RT1PSDIV_0 (0x0000) /* RTC Prescale Timer 1 Clock Divide /2 */
#define RT1PSDIV_1 (0x0800) /* RTC Prescale Timer 1 Clock Divide /4 */
#define RT1PSDIV_2 (0x1000) /* RTC Prescale Timer 1 Clock Divide /8 */
#define RT1PSDIV_3 (0x1800) /* RTC Prescale Timer 1 Clock Divide /16 */
#define RT1PSDIV_4 (0x2000) /* RTC Prescale Timer 1 Clock Divide /32 */
#define RT1PSDIV_5 (0x2800) /* RTC Prescale Timer 1 Clock Divide /64 */
#define RT1PSDIV_6 (0x3000) /* RTC Prescale Timer 1 Clock Divide /128 */
#define RT1PSDIV_7 (0x3800) /* RTC Prescale Timer 1 Clock Divide /256 */
#define RT1SSEL_0 (0x0000) /* RTC Prescale Timer Source Select ACLK */
#define RT1SSEL_1 (0x4000) /* RTC Prescale Timer Source Select SMCLK */
#define RT1SSEL_2 (0x8000) /* RTC Prescale Timer Source Select RT0PS */
#define RT1SSEL_3 (0xC000) /* RTC Prescale Timer Source Select RT0PS */
/* RTC Definitions */
#define RTC_NONE (0x0000) /* No Interrupt pending */
#define RTC_RTCRDYIFG (0x0002) /* RTC ready: RTCRDYIFG */
#define RTC_RTCTEVIFG (0x0004) /* RTC interval timer: RTCTEVIFG */
#define RTC_RTCAIFG (0x0006) /* RTC user alarm: RTCAIFG */
#define RTC_RT0PSIFG (0x0008) /* RTC prescaler 0: RT0PSIFG */
#define RTC_RT1PSIFG (0x000A) /* RTC prescaler 1: RT1PSIFG */
/************************************************************
* SFR - Special Function Register Module
************************************************************/
#define __MSP430_HAS_SFR__ /* Definition to show that Module is available */
#define SFRIE1_ 0x0100 /* Interrupt Enable 1 */
sfrb(SFRIE1_L, SFRIE1_);
sfrb(SFRIE1_H, SFRIE1_+1);
sfrw(SFRIE1, SFRIE1_);
/* SFRIE1 Control Bits */
#define WDTIE (0x0001) /* WDT Interrupt Enable */
#define OFIE (0x0002) /* Osc Fault Enable */
//#define Reserved (0x0004)
#define VMAIE (0x0008) /* Vacant Memory Interrupt Enable */
#define NMIIE (0x0010) /* NMI Interrupt Enable */
#define ACCVIE (0x0020) /* Flash Access Violation Interrupt Enable */
#define JMBINIE (0x0040) /* JTAG Mail Box input Interrupt Enable */
#define JMBOUTIE (0x0080) /* JTAG Mail Box output Interrupt Enable */
#define WDTIE_L (0x0001) /* WDT Interrupt Enable */
#define OFIE_L (0x0002) /* Osc Fault Enable */
//#define Reserved (0x0004)
#define VMAIE_L (0x0008) /* Vacant Memory Interrupt Enable */
#define NMIIE_L (0x0010) /* NMI Interrupt Enable */
#define ACCVIE_L (0x0020) /* Flash Access Violation Interrupt Enable */
#define JMBINIE_L (0x0040) /* JTAG Mail Box input Interrupt Enable */
#define JMBOUTIE_L (0x0080) /* JTAG Mail Box output Interrupt Enable */
//#define Reserved (0x0004)
#define SFRIFG1_ 0x0102 /* Interrupt Flag 1 */
sfrb(SFRIFG1_L, SFRIFG1_);
sfrb(SFRIFG1_H, SFRIFG1_+1);
sfrw(SFRIFG1, SFRIFG1_);
/* SFRIFG1 Control Bits */
#define WDTIFG (0x0001) /* WDT Interrupt Flag */
#define OFIFG (0x0002) /* Osc Fault Flag */
//#define Reserved (0x0004)
#define VMAIFG (0x0008) /* Vacant Memory Interrupt Flag */
#define NMIIFG (0x0010) /* NMI Interrupt Flag */
//#define Reserved (0x0020)
#define JMBINIFG (0x0040) /* JTAG Mail Box input Interrupt Flag */
#define JMBOUTIFG (0x0080) /* JTAG Mail Box output Interrupt Flag */
#define WDTIFG_L (0x0001) /* WDT Interrupt Flag */
#define OFIFG_L (0x0002) /* Osc Fault Flag */
//#define Reserved (0x0004)
#define VMAIFG_L (0x0008) /* Vacant Memory Interrupt Flag */
#define NMIIFG_L (0x0010) /* NMI Interrupt Flag */
//#define Reserved (0x0020)
#define JMBINIFG_L (0x0040) /* JTAG Mail Box input Interrupt Flag */
#define JMBOUTIFG_L (0x0080) /* JTAG Mail Box output Interrupt Flag */
//#define Reserved (0x0004)
//#define Reserved (0x0020)
#define SFRRPCR_ 0x0104 /* RESET Pin Control Register */
sfrb(SFRRPCR_L, SFRRPCR_);
sfrb(SFRRPCR_H, SFRRPCR_+1);
sfrw(SFRRPCR, SFRRPCR_);
/* SFRRPCR Control Bits */
#define SYSNMI (0x0001) /* NMI select */
#define SYSNMIIES (0x0002) /* NMI edge select */
#define SYSRSTUP (0x0004) /* RESET Pin pull down/up select */
#define SYSRSTRE (0x0008) /* RESET Pin Resistor enable */
#define SYSNMI_L (0x0001) /* NMI select */
#define SYSNMIIES_L (0x0002) /* NMI edge select */
#define SYSRSTUP_L (0x0004) /* RESET Pin pull down/up select */
#define SYSRSTRE_L (0x0008) /* RESET Pin Resistor enable */
/************************************************************
* SYS - System Module
************************************************************/
#define __MSP430_HAS_SYS__ /* Definition to show that Module is available */
#define SYSCTL_ 0x0180 /* System control */
sfrb(SYSCTL_L, SYSCTL_);
sfrb(SYSCTL_H, SYSCTL_+1);
sfrw(SYSCTL, SYSCTL_);
#define SYSBSLC_ 0x0182 /* Boot strap configuration area */
sfrb(SYSBSLC_L, SYSBSLC_);
sfrb(SYSBSLC_H, SYSBSLC_+1);
sfrw(SYSBSLC, SYSBSLC_);
#define SYSJMBC_ 0x0186 /* JTAG mailbox control */
sfrb(SYSJMBC_L, SYSJMBC_);
sfrb(SYSJMBC_H, SYSJMBC_+1);
sfrw(SYSJMBC, SYSJMBC_);
#define SYSJMBI0_ 0x0188 /* JTAG mailbox input 0 */
sfrb(SYSJMBI0_L, SYSJMBI0_);
sfrb(SYSJMBI0_H, SYSJMBI0_+1);
sfrw(SYSJMBI0, SYSJMBI0_);
#define SYSJMBI1_ 0x018A /* JTAG mailbox input 1 */
sfrb(SYSJMBI1_L, SYSJMBI1_);
sfrb(SYSJMBI1_H, SYSJMBI1_+1);
sfrw(SYSJMBI1, SYSJMBI1_);
#define SYSJMBO0_ 0x018C /* JTAG mailbox output 0 */
sfrb(SYSJMBO0_L, SYSJMBO0_);
sfrb(SYSJMBO0_H, SYSJMBO0_+1);
sfrw(SYSJMBO0, SYSJMBO0_);
#define SYSJMBO1_ 0x018E /* JTAG mailbox output 1 */
sfrb(SYSJMBO1_L, SYSJMBO1_);
sfrb(SYSJMBO1_H, SYSJMBO1_+1);
sfrw(SYSJMBO1, SYSJMBO1_);
#define SYSBERRIV_ 0x0198 /* Bus Error vector generator */
sfrb(SYSBERRIV_L, SYSBERRIV_);
sfrb(SYSBERRIV_H, SYSBERRIV_+1);
sfrw(SYSBERRIV, SYSBERRIV_);
#define SYSUNIV_ 0x019A /* User NMI vector generator */
sfrb(SYSUNIV_L, SYSUNIV_);
sfrb(SYSUNIV_H, SYSUNIV_+1);
sfrw(SYSUNIV, SYSUNIV_);
#define SYSSNIV_ 0x019C /* System NMI vector generator */
sfrb(SYSSNIV_L, SYSSNIV_);
sfrb(SYSSNIV_H, SYSSNIV_+1);
sfrw(SYSSNIV, SYSSNIV_);
#define SYSRSTIV_ 0x019E /* Reset vector generator */
sfrb(SYSRSTIV_L, SYSRSTIV_);
sfrb(SYSRSTIV_H, SYSRSTIV_+1);
sfrw(SYSRSTIV, SYSRSTIV_);
/* SYSCTL Control Bits */
#define SYSRIVECT (0x0001) /* SYS - RAM based interrupt vectors */
//#define RESERVED (0x0002) /* SYS - Reserved */
#define SYSPMMPE (0x0004) /* SYS - PMM access protect */
//#define RESERVED (0x0008) /* SYS - Reserved */
#define SYSBSLIND (0x0010) /* SYS - TCK/RST indication detected */
#define SYSJTAGPIN (0x0020) /* SYS - Dedicated JTAG pins enabled */
//#define RESERVED (0x0040) /* SYS - Reserved */
//#define RESERVED (0x0080) /* SYS - Reserved */
//#define RESERVED (0x0100) /* SYS - Reserved */
//#define RESERVED (0x0200) /* SYS - Reserved */
//#define RESERVED (0x0400) /* SYS - Reserved */
//#define RESERVED (0x0800) /* SYS - Reserved */
//#define RESERVED (0x1000) /* SYS - Reserved */
//#define RESERVED (0x2000) /* SYS - Reserved */
//#define RESERVED (0x4000) /* SYS - Reserved */
//#define RESERVED (0x8000) /* SYS - Reserved */
/* SYSCTL Control Bits */
#define SYSRIVECT_L (0x0001) /* SYS - RAM based interrupt vectors */
//#define RESERVED (0x0002) /* SYS - Reserved */
#define SYSPMMPE_L (0x0004) /* SYS - PMM access protect */
//#define RESERVED (0x0008) /* SYS - Reserved */
#define SYSBSLIND_L (0x0010) /* SYS - TCK/RST indication detected */
#define SYSJTAGPIN_L (0x0020) /* SYS - Dedicated JTAG pins enabled */
//#define RESERVED (0x0040) /* SYS - Reserved */
//#define RESERVED (0x0080) /* SYS - Reserved */
//#define RESERVED (0x0100) /* SYS - Reserved */
//#define RESERVED (0x0200) /* SYS - Reserved */
//#define RESERVED (0x0400) /* SYS - Reserved */
//#define RESERVED (0x0800) /* SYS - Reserved */
//#define RESERVED (0x1000) /* SYS - Reserved */
//#define RESERVED (0x2000) /* SYS - Reserved */
//#define RESERVED (0x4000) /* SYS - Reserved */
//#define RESERVED (0x8000) /* SYS - Reserved */
/* SYSCTL Control Bits */
//#define RESERVED (0x0002) /* SYS - Reserved */
//#define RESERVED (0x0008) /* SYS - Reserved */
//#define RESERVED (0x0040) /* SYS - Reserved */
//#define RESERVED (0x0080) /* SYS - Reserved */
//#define RESERVED (0x0100) /* SYS - Reserved */
//#define RESERVED (0x0200) /* SYS - Reserved */
//#define RESERVED (0x0400) /* SYS - Reserved */
//#define RESERVED (0x0800) /* SYS - Reserved */
//#define RESERVED (0x1000) /* SYS - Reserved */
//#define RESERVED (0x2000) /* SYS - Reserved */
//#define RESERVED (0x4000) /* SYS - Reserved */
//#define RESERVED (0x8000) /* SYS - Reserved */
/* SYSBSLC Control Bits */
#define SYSBSLSIZE0 (0x0001) /* SYS - BSL Protection Size 0 */
#define SYSBSLSIZE1 (0x0002) /* SYS - BSL Protection Size 1 */
#define SYSBSLR (0x0004) /* SYS - RAM assigned to BSL */
//#define RESERVED (0x0008) /* SYS - Reserved */
//#define RESERVED (0x0010) /* SYS - Reserved */
//#define RESERVED (0x0020) /* SYS - Reserved */
//#define RESERVED (0x0040) /* SYS - Reserved */
//#define RESERVED (0x0080) /* SYS - Reserved */
//#define RESERVED (0x0100) /* SYS - Reserved */
//#define RESERVED (0x0200) /* SYS - Reserved */
//#define RESERVED (0x0400) /* SYS - Reserved */
//#define RESERVED (0x0800) /* SYS - Reserved */
//#define RESERVED (0x1000) /* SYS - Reserved */
//#define RESERVED (0x2000) /* SYS - Reserved */
#define SYSBSLOFF (0x4000) /* SYS - BSL Memeory disabled */
#define SYSBSLPE (0x8000) /* SYS - BSL Memory protection enabled */
/* SYSBSLC Control Bits */
#define SYSBSLSIZE0_L (0x0001) /* SYS - BSL Protection Size 0 */
#define SYSBSLSIZE1_L (0x0002) /* SYS - BSL Protection Size 1 */
#define SYSBSLR_L (0x0004) /* SYS - RAM assigned to BSL */
//#define RESERVED (0x0008) /* SYS - Reserved */
//#define RESERVED (0x0010) /* SYS - Reserved */
//#define RESERVED (0x0020) /* SYS - Reserved */
//#define RESERVED (0x0040) /* SYS - Reserved */
//#define RESERVED (0x0080) /* SYS - Reserved */
//#define RESERVED (0x0100) /* SYS - Reserved */
//#define RESERVED (0x0200) /* SYS - Reserved */
//#define RESERVED (0x0400) /* SYS - Reserved */
//#define RESERVED (0x0800) /* SYS - Reserved */
//#define RESERVED (0x1000) /* SYS - Reserved */
//#define RESERVED (0x2000) /* SYS - Reserved */
/* SYSBSLC Control Bits */
//#define RESERVED (0x0008) /* SYS - Reserved */
//#define RESERVED (0x0010) /* SYS - Reserved */
//#define RESERVED (0x0020) /* SYS - Reserved */
//#define RESERVED (0x0040) /* SYS - Reserved */
//#define RESERVED (0x0080) /* SYS - Reserved */
//#define RESERVED (0x0100) /* SYS - Reserved */
//#define RESERVED (0x0200) /* SYS - Reserved */
//#define RESERVED (0x0400) /* SYS - Reserved */
//#define RESERVED (0x0800) /* SYS - Reserved */
//#define RESERVED (0x1000) /* SYS - Reserved */
//#define RESERVED (0x2000) /* SYS - Reserved */
#define SYSBSLOFF_H (0x0040) /* SYS - BSL Memeory disabled */
#define SYSBSLPE_H (0x0080) /* SYS - BSL Memory protection enabled */
/* SYSJMBC Control Bits */
#define JMBIN0FG (0x0001) /* SYS - Incoming JTAG Mailbox 0 Flag */
#define JMBIN1FG (0x0002) /* SYS - Incoming JTAG Mailbox 1 Flag */
#define JMBOUT0FG (0x0004) /* SYS - Outgoing JTAG Mailbox 0 Flag */
#define JMBOUT1FG (0x0008) /* SYS - Outgoing JTAG Mailbox 1 Flag */
#define JMBMODE (0x0010) /* SYS - JMB 16/32 Bit Mode */
//#define RESERVED (0x0020) /* SYS - Reserved */
#define JMBCLR0OFF (0x0040) /* SYS - Incoming JTAG Mailbox 0 Flag auto-clear disalbe */
#define JMBCLR1OFF (0x0080) /* SYS - Incoming JTAG Mailbox 1 Flag auto-clear disalbe */
//#define RESERVED (0x0100) /* SYS - Reserved */
//#define RESERVED (0x0200) /* SYS - Reserved */
//#define RESERVED (0x0400) /* SYS - Reserved */
//#define RESERVED (0x0800) /* SYS - Reserved */
//#define RESERVED (0x1000) /* SYS - Reserved */
//#define RESERVED (0x2000) /* SYS - Reserved */
//#define RESERVED (0x4000) /* SYS - Reserved */
//#define RESERVED (0x8000) /* SYS - Reserved */
/* SYSJMBC Control Bits */
#define JMBIN0FG_L (0x0001) /* SYS - Incoming JTAG Mailbox 0 Flag */
#define JMBIN1FG_L (0x0002) /* SYS - Incoming JTAG Mailbox 1 Flag */
#define JMBOUT0FG_L (0x0004) /* SYS - Outgoing JTAG Mailbox 0 Flag */
#define JMBOUT1FG_L (0x0008) /* SYS - Outgoing JTAG Mailbox 1 Flag */
#define JMBMODE_L (0x0010) /* SYS - JMB 16/32 Bit Mode */
//#define RESERVED (0x0020) /* SYS - Reserved */
#define JMBCLR0OFF_L (0x0040) /* SYS - Incoming JTAG Mailbox 0 Flag auto-clear disalbe */
#define JMBCLR1OFF_L (0x0080) /* SYS - Incoming JTAG Mailbox 1 Flag auto-clear disalbe */
//#define RESERVED (0x0100) /* SYS - Reserved */
//#define RESERVED (0x0200) /* SYS - Reserved */
//#define RESERVED (0x0400) /* SYS - Reserved */
//#define RESERVED (0x0800) /* SYS - Reserved */
//#define RESERVED (0x1000) /* SYS - Reserved */
//#define RESERVED (0x2000) /* SYS - Reserved */
//#define RESERVED (0x4000) /* SYS - Reserved */
//#define RESERVED (0x8000) /* SYS - Reserved */
/* SYSJMBC Control Bits */
//#define RESERVED (0x0020) /* SYS - Reserved */
//#define RESERVED (0x0100) /* SYS - Reserved */
//#define RESERVED (0x0200) /* SYS - Reserved */
//#define RESERVED (0x0400) /* SYS - Reserved */
//#define RESERVED (0x0800) /* SYS - Reserved */
//#define RESERVED (0x1000) /* SYS - Reserved */
//#define RESERVED (0x2000) /* SYS - Reserved */
//#define RESERVED (0x4000) /* SYS - Reserved */
//#define RESERVED (0x8000) /* SYS - Reserved */
/* SYSUNIV Definitions */
#define SYSUNIV_NONE (0x0000) /* No Interrupt pending */
#define SYSUNIV_NMIIFG (0x0002) /* SYSUNIV : NMIIFG */
#define SYSUNIV_OFIFG (0x0004) /* SYSUNIV : Osc. Fail - OFIFG */
#define SYSUNIV_ACCVIFG (0x0006) /* SYSUNIV : Access Violation - ACCVIFG */
#define SYSUNIV_BUSIFG (0x0008) /* SYSUNIV : Bus Error */
#define SYSUNIV_SYSBUSIV (0x0008) /* SYSUNIV : Bus Error - SYSBERRIFG (legacy) */
/* SYSSNIV Definitions */
#define SYSSNIV_NONE (0x0000) /* No Interrupt pending */
#define SYSSNIV_SVMLIFG (0x0002) /* SYSSNIV : SVMLIFG */
#define SYSSNIV_SVMHIFG (0x0004) /* SYSSNIV : SVMHIFG */
#define SYSSNIV_DLYLIFG (0x0006) /* SYSSNIV : DLYLIFG */
#define SYSSNIV_DLYHIFG (0x0008) /* SYSSNIV : DLYHIFG */
#define SYSSNIV_VMAIFG (0x000A) /* SYSSNIV : VMAIFG */
#define SYSSNIV_JMBINIFG (0x000C) /* SYSSNIV : JMBINIFG */
#define SYSSNIV_JMBOUTIFG (0x000E) /* SYSSNIV : JMBOUTIFG */
#define SYSSNIV_VLRLIFG (0x0010) /* SYSSNIV : VLRLIFG */
#define SYSSNIV_VLRHIFG (0x0012) /* SYSSNIV : VLRHIFG */
/* SYSRSTIV Definitions */
#define SYSRSTIV_NONE (0x0000) /* No Interrupt pending */
#define SYSRSTIV_BOR (0x0002) /* SYSRSTIV : BOR */
#define SYSRSTIV_RSTNMI (0x0004) /* SYSRSTIV : RST/NMI */
#define SYSRSTIV_DOBOR (0x0006) /* SYSRSTIV : Do BOR */
#define SYSRSTIV_LPM5WU (0x0008) /* SYSRSTIV : Port LPM5 Wake Up */
#define SYSRSTIV_SECYV (0x000A) /* SYSRSTIV : Security violation */
#define SYSRSTIV_SVSL (0x000C) /* SYSRSTIV : SVSL */
#define SYSRSTIV_SVSH (0x000E) /* SYSRSTIV : SVSH */
#define SYSRSTIV_SVML_OVP (0x0010) /* SYSRSTIV : SVML_OVP */
#define SYSRSTIV_SVMH_OVP (0x0012) /* SYSRSTIV : SVMH_OVP */
#define SYSRSTIV_DOPOR (0x0014) /* SYSRSTIV : Do POR */
#define SYSRSTIV_WDTTO (0x0016) /* SYSRSTIV : WDT Time out */
#define SYSRSTIV_WDTKEY (0x0018) /* SYSRSTIV : WDTKEY violation */
#define SYSRSTIV_KEYV (0x001A) /* SYSRSTIV : Flash Key violation */
#define SYSRSTIV_FLLUL (0x001C) /* SYSRSTIV : FLL unlock */
#define SYSRSTIV_PERF (0x001E) /* SYSRSTIV : peripheral/config area fetch */
#define SYSRSTIV_PMMKEY (0x0020) /* SYSRSTIV : PMMKEY violation */
/************************************************************
* Timer0_A5
************************************************************/
#define __MSP430_HAS_T0A5__ /* Definition to show that Module is available */
#define TA0CTL_ 0x0340 /* Timer0_A5 Control */
sfrb(TA0CTL_L, TA0CTL_);
sfrb(TA0CTL_H, TA0CTL_+1);
sfrw(TA0CTL, TA0CTL_);
#define TA0CCTL0_ 0x0342 /* Timer0_A5 Capture/Compare Control 0 */
sfrb(TA0CCTL0_L, TA0CCTL0_);
sfrb(TA0CCTL0_H, TA0CCTL0_+1);
sfrw(TA0CCTL0, TA0CCTL0_);
#define TA0CCTL1_ 0x0344 /* Timer0_A5 Capture/Compare Control 1 */
sfrb(TA0CCTL1_L, TA0CCTL1_);
sfrb(TA0CCTL1_H, TA0CCTL1_+1);
sfrw(TA0CCTL1, TA0CCTL1_);
#define TA0CCTL2_ 0x0346 /* Timer0_A5 Capture/Compare Control 2 */
sfrb(TA0CCTL2_L, TA0CCTL2_);
sfrb(TA0CCTL2_H, TA0CCTL2_+1);
sfrw(TA0CCTL2, TA0CCTL2_);
#define TA0CCTL3_ 0x0348 /* Timer0_A5 Capture/Compare Control 3 */
sfrb(TA0CCTL3_L, TA0CCTL3_);
sfrb(TA0CCTL3_H, TA0CCTL3_+1);
sfrw(TA0CCTL3, TA0CCTL3_);
#define TA0CCTL4_ 0x034A /* Timer0_A5 Capture/Compare Control 4 */
sfrb(TA0CCTL4_L, TA0CCTL4_);
sfrb(TA0CCTL4_H, TA0CCTL4_+1);
sfrw(TA0CCTL4, TA0CCTL4_);
#define TA0R_ 0x0350 /* Timer0_A5 */
sfrb(TA0R_L, TA0R_);
sfrb(TA0R_H, TA0R_+1);
sfrw(TA0R, TA0R_);
#define TA0CCR0_ 0x0352 /* Timer0_A5 Capture/Compare 0 */
sfrb(TA0CCR0_L, TA0CCR0_);
sfrb(TA0CCR0_H, TA0CCR0_+1);
sfrw(TA0CCR0, TA0CCR0_);
#define TA0CCR1_ 0x0354 /* Timer0_A5 Capture/Compare 1 */
sfrb(TA0CCR1_L, TA0CCR1_);
sfrb(TA0CCR1_H, TA0CCR1_+1);
sfrw(TA0CCR1, TA0CCR1_);
#define TA0CCR2_ 0x0356 /* Timer0_A5 Capture/Compare 2 */
sfrb(TA0CCR2_L, TA0CCR2_);
sfrb(TA0CCR2_H, TA0CCR2_+1);
sfrw(TA0CCR2, TA0CCR2_);
#define TA0CCR3_ 0x0358 /* Timer0_A5 Capture/Compare 3 */
sfrb(TA0CCR3_L, TA0CCR3_);
sfrb(TA0CCR3_H, TA0CCR3_+1);
sfrw(TA0CCR3, TA0CCR3_);
#define TA0CCR4_ 0x035A /* Timer0_A5 Capture/Compare 4 */
sfrb(TA0CCR4_L, TA0CCR4_);
sfrb(TA0CCR4_H, TA0CCR4_+1);
sfrw(TA0CCR4, TA0CCR4_);
#define TA0IV_ 0x036E /* Timer0_A5 Interrupt Vector Word */
sfrb(TA0IV_L, TA0IV_);
sfrb(TA0IV_H, TA0IV_+1);
sfrw(TA0IV, TA0IV_);
#define TA0EX0_ 0x0360 /* Timer0_A5 Expansion Register 0 */
sfrb(TA0EX0_L, TA0EX0_);
sfrb(TA0EX0_H, TA0EX0_+1);
sfrw(TA0EX0, TA0EX0_);
/* TAxCTL Control Bits */
#define TASSEL1 (0x0200) /* Timer A clock source select 0 */
#define TASSEL0 (0x0100) /* Timer A clock source select 1 */
#define ID1 (0x0080) /* Timer A clock input divider 1 */
#define ID0 (0x0040) /* Timer A clock input divider 0 */
#define MC1 (0x0020) /* Timer A mode control 1 */
#define MC0 (0x0010) /* Timer A mode control 0 */
#define TACLR (0x0004) /* Timer A counter clear */
#define TAIE (0x0002) /* Timer A counter interrupt enable */
#define TAIFG (0x0001) /* Timer A counter interrupt flag */
/* TAxCTL Control Bits */
#define ID1_L (0x0080) /* Timer A clock input divider 1 */
#define ID0_L (0x0040) /* Timer A clock input divider 0 */
#define MC1_L (0x0020) /* Timer A mode control 1 */
#define MC0_L (0x0010) /* Timer A mode control 0 */
#define TACLR_L (0x0004) /* Timer A counter clear */
#define TAIE_L (0x0002) /* Timer A counter interrupt enable */
#define TAIFG_L (0x0001) /* Timer A counter interrupt flag */
/* TAxCTL Control Bits */
#define TASSEL1_H (0x0002) /* Timer A clock source select 0 */
#define TASSEL0_H (0x0001) /* Timer A clock source select 1 */
#define MC_0 (0*0x10) /* Timer A mode control: 0 - Stop */
#define MC_1 (1*0x10) /* Timer A mode control: 1 - Up to CCR0 */
#define MC_2 (2*0x10) /* Timer A mode control: 2 - Continous up */
#define MC_3 (3*0x10) /* Timer A mode control: 3 - Up/Down */
#define ID_0 (0*0x40) /* Timer A input divider: 0 - /1 */
#define ID_1 (1*0x40) /* Timer A input divider: 1 - /2 */
#define ID_2 (2*0x40) /* Timer A input divider: 2 - /4 */
#define ID_3 (3*0x40) /* Timer A input divider: 3 - /8 */
#define TASSEL_0 (0*0x100) /* Timer A clock source select: 0 - TACLK */
#define TASSEL_1 (1*0x100) /* Timer A clock source select: 1 - ACLK */
#define TASSEL_2 (2*0x100) /* Timer A clock source select: 2 - SMCLK */
#define TASSEL_3 (3*0x100) /* Timer A clock source select: 3 - INCLK */
#define MC__STOP (0*0x10) /* Timer A mode control: 0 - Stop */
#define MC__UP (1*0x10) /* Timer A mode control: 1 - Up to CCR0 */
#define MC__CONTINOUS (2*0x10) /* Timer A mode control: 2 - Continous up */
#define MC__UPDOWN (3*0x10) /* Timer A mode control: 3 - Up/Down */
#define ID__1 (0*0x40) /* Timer A input divider: 0 - /1 */
#define ID__2 (1*0x40) /* Timer A input divider: 1 - /2 */
#define ID__4 (2*0x40) /* Timer A input divider: 2 - /4 */
#define ID__8 (3*0x40) /* Timer A input divider: 3 - /8 */
#define TASSEL__TACLK (0*0x100) /* Timer A clock source select: 0 - TACLK */
#define TASSEL__ACLK (1*0x100) /* Timer A clock source select: 1 - ACLK */
#define TASSEL__SMCLK (2*0x100) /* Timer A clock source select: 2 - SMCLK */
#define TASSEL__INCLK (3*0x100) /* Timer A clock source select: 3 - INCLK */
/* TAxCCTLx Control Bits */
#define CM1 (0x8000) /* Capture mode 1 */
#define CM0 (0x4000) /* Capture mode 0 */
#define CCIS1 (0x2000) /* Capture input select 1 */
#define CCIS0 (0x1000) /* Capture input select 0 */
#define SCS (0x0800) /* Capture sychronize */
#define SCCI (0x0400) /* Latched capture signal (read) */
#define CAP (0x0100) /* Capture mode: 1 /Compare mode : 0 */
#define OUTMOD2 (0x0080) /* Output mode 2 */
#define OUTMOD1 (0x0040) /* Output mode 1 */
#define OUTMOD0 (0x0020) /* Output mode 0 */
#define CCIE (0x0010) /* Capture/compare interrupt enable */
#define CCI (0x0008) /* Capture input signal (read) */
#define OUT (0x0004) /* PWM Output signal if output mode 0 */
#define COV (0x0002) /* Capture/compare overflow flag */
#define CCIFG (0x0001) /* Capture/compare interrupt flag */
/* TAxCCTLx Control Bits */
#define OUTMOD2_L (0x0080) /* Output mode 2 */
#define OUTMOD1_L (0x0040) /* Output mode 1 */
#define OUTMOD0_L (0x0020) /* Output mode 0 */
#define CCIE_L (0x0010) /* Capture/compare interrupt enable */
#define CCI_L (0x0008) /* Capture input signal (read) */
#define OUT_L (0x0004) /* PWM Output signal if output mode 0 */
#define COV_L (0x0002) /* Capture/compare overflow flag */
#define CCIFG_L (0x0001) /* Capture/compare interrupt flag */
/* TAxCCTLx Control Bits */
#define CM1_H (0x0080) /* Capture mode 1 */
#define CM0_H (0x0040) /* Capture mode 0 */
#define CCIS1_H (0x0020) /* Capture input select 1 */
#define CCIS0_H (0x0010) /* Capture input select 0 */
#define SCS_H (0x0008) /* Capture sychronize */
#define SCCI_H (0x0004) /* Latched capture signal (read) */
#define CAP_H (0x0001) /* Capture mode: 1 /Compare mode : 0 */
#define OUTMOD_0 (0*0x20) /* PWM output mode: 0 - output only */
#define OUTMOD_1 (1*0x20) /* PWM output mode: 1 - set */
#define OUTMOD_2 (2*0x20) /* PWM output mode: 2 - PWM toggle/reset */
#define OUTMOD_3 (3*0x20) /* PWM output mode: 3 - PWM set/reset */
#define OUTMOD_4 (4*0x20) /* PWM output mode: 4 - toggle */
#define OUTMOD_5 (5*0x20) /* PWM output mode: 5 - Reset */
#define OUTMOD_6 (6*0x20) /* PWM output mode: 6 - PWM toggle/set */
#define OUTMOD_7 (7*0x20) /* PWM output mode: 7 - PWM reset/set */
#define CCIS_0 (0U*0x1000) /* Capture input select: 0 - CCIxA */
#define CCIS_1 (1U*0x1000) /* Capture input select: 1 - CCIxB */
#define CCIS_2 (2U*0x1000) /* Capture input select: 2 - GND */
#define CCIS_3 (3U*0x1000) /* Capture input select: 3 - Vcc */
#define CM_0 (0U*0x4000) /* Capture mode: 0 - disabled */
#define CM_1 (1U*0x4000) /* Capture mode: 1 - pos. edge */
#define CM_2 (2U*0x4000) /* Capture mode: 1 - neg. edge */
#define CM_3 (3U*0x4000) /* Capture mode: 1 - both edges */
/* TAxEX0 Control Bits */
#define TAIDEX0 (0x0001) /* Timer A Input divider expansion Bit: 0 */
#define TAIDEX1 (0x0002) /* Timer A Input divider expansion Bit: 1 */
#define TAIDEX2 (0x0004) /* Timer A Input divider expansion Bit: 2 */
/* TAxEX0 Control Bits */
#define TAIDEX0_L (0x0001) /* Timer A Input divider expansion Bit: 0 */
#define TAIDEX1_L (0x0002) /* Timer A Input divider expansion Bit: 1 */
#define TAIDEX2_L (0x0004) /* Timer A Input divider expansion Bit: 2 */
/* TAxEX0 Control Bits */
#define TAIDEX_0 (0U*0x0001) /* Timer A Input divider expansion : /1 */
#define TAIDEX_1 (1U*0x0001) /* Timer A Input divider expansion : /2 */
#define TAIDEX_2 (2U*0x0001) /* Timer A Input divider expansion : /3 */
#define TAIDEX_3 (3U*0x0001) /* Timer A Input divider expansion : /4 */
#define TAIDEX_4 (4U*0x0001) /* Timer A Input divider expansion : /5 */
#define TAIDEX_5 (5U*0x0001) /* Timer A Input divider expansion : /6 */
#define TAIDEX_6 (6U*0x0001) /* Timer A Input divider expansion : /7 */
#define TAIDEX_7 (7U*0x0001) /* Timer A Input divider expansion : /8 */
/* T0A5IV Definitions */
#define TA0IV_NONE (0x0000) /* No Interrupt pending */
#define TA0IV_TA0CCR1 (0x0002) /* TA0CCR1_CCIFG */
#define TA0IV_TA0CCR2 (0x0004) /* TA0CCR2_CCIFG */
#define TA0IV_TA0CCR3 (0x0006) /* TA0CCR3_CCIFG */
#define TA0IV_TA0CCR4 (0x0008) /* TA0CCR4_CCIFG */
#define TA0IV_5 (0x000A) /* Reserved */
#define TA0IV_6 (0x000C) /* Reserved */
#define TA0IV_TA0IFG (0x000E) /* TA0IFG */
/************************************************************
* Timer1_A3
************************************************************/
#define __MSP430_HAS_T1A3__ /* Definition to show that Module is available */
#define TA1CTL_ 0x0380 /* Timer1_A3 Control */
sfrb(TA1CTL_L, TA1CTL_);
sfrb(TA1CTL_H, TA1CTL_+1);
sfrw(TA1CTL, TA1CTL_);
#define TA1CCTL0_ 0x0382 /* Timer1_A3 Capture/Compare Control 0 */
sfrb(TA1CCTL0_L, TA1CCTL0_);
sfrb(TA1CCTL0_H, TA1CCTL0_+1);
sfrw(TA1CCTL0, TA1CCTL0_);
#define TA1CCTL1_ 0x0384 /* Timer1_A3 Capture/Compare Control 1 */
sfrb(TA1CCTL1_L, TA1CCTL1_);
sfrb(TA1CCTL1_H, TA1CCTL1_+1);
sfrw(TA1CCTL1, TA1CCTL1_);
#define TA1CCTL2_ 0x0386 /* Timer1_A3 Capture/Compare Control 2 */
sfrb(TA1CCTL2_L, TA1CCTL2_);
sfrb(TA1CCTL2_H, TA1CCTL2_+1);
sfrw(TA1CCTL2, TA1CCTL2_);
#define TA1R_ 0x0390 /* Timer1_A3 */
sfrb(TA1R_L, TA1R_);
sfrb(TA1R_H, TA1R_+1);
sfrw(TA1R, TA1R_);
#define TA1CCR0_ 0x0392 /* Timer1_A3 Capture/Compare 0 */
sfrb(TA1CCR0_L, TA1CCR0_);
sfrb(TA1CCR0_H, TA1CCR0_+1);
sfrw(TA1CCR0, TA1CCR0_);
#define TA1CCR1_ 0x0394 /* Timer1_A3 Capture/Compare 1 */
sfrb(TA1CCR1_L, TA1CCR1_);
sfrb(TA1CCR1_H, TA1CCR1_+1);
sfrw(TA1CCR1, TA1CCR1_);
#define TA1CCR2_ 0x0396 /* Timer1_A3 Capture/Compare 2 */
sfrb(TA1CCR2_L, TA1CCR2_);
sfrb(TA1CCR2_H, TA1CCR2_+1);
sfrw(TA1CCR2, TA1CCR2_);
#define TA1IV_ 0x03AE /* Timer1_A3 Interrupt Vector Word */
sfrb(TA1IV_L, TA1IV_);
sfrb(TA1IV_H, TA1IV_+1);
sfrw(TA1IV, TA1IV_);
#define TA1EX0_ 0x03A0 /* Timer1_A3 Expansion Register 0 */
sfrb(TA1EX0_L, TA1EX0_);
sfrb(TA1EX0_H, TA1EX0_+1);
sfrw(TA1EX0, TA1EX0_);
/* Bits are already defined within the Timer0_Ax */
/* TA1IV Definitions */
#define TA1IV_NONE (0x0000) /* No Interrupt pending */
#define TA1IV_TA1CCR1 (0x0002) /* TA1CCR1_CCIFG */
#define TA1IV_TA1CCR2 (0x0004) /* TA1CCR2_CCIFG */
#define TA1IV_3 (0x0006) /* Reserved */
#define TA1IV_4 (0x0008) /* Reserved */
#define TA1IV_5 (0x000A) /* Reserved */
#define TA1IV_6 (0x000C) /* Reserved */
#define TA1IV_TA1IFG (0x000E) /* TA1IFG */
/************************************************************
* Timer2_A3
************************************************************/
#define __MSP430_HAS_T2A3__ /* Definition to show that Module is available */
#define TA2CTL_ 0x0400 /* Timer2_A3 Control */
sfrb(TA2CTL_L, TA2CTL_);
sfrb(TA2CTL_H, TA2CTL_+1);
sfrw(TA2CTL, TA2CTL_);
#define TA2CCTL0_ 0x0402 /* Timer2_A3 Capture/Compare Control 0 */
sfrb(TA2CCTL0_L, TA2CCTL0_);
sfrb(TA2CCTL0_H, TA2CCTL0_+1);
sfrw(TA2CCTL0, TA2CCTL0_);
#define TA2CCTL1_ 0x0404 /* Timer2_A3 Capture/Compare Control 1 */
sfrb(TA2CCTL1_L, TA2CCTL1_);
sfrb(TA2CCTL1_H, TA2CCTL1_+1);
sfrw(TA2CCTL1, TA2CCTL1_);
#define TA2CCTL2_ 0x0406 /* Timer2_A3 Capture/Compare Control 2 */
sfrb(TA2CCTL2_L, TA2CCTL2_);
sfrb(TA2CCTL2_H, TA2CCTL2_+1);
sfrw(TA2CCTL2, TA2CCTL2_);
#define TA2R_ 0x0410 /* Timer2_A3 */
sfrb(TA2R_L, TA2R_);
sfrb(TA2R_H, TA2R_+1);
sfrw(TA2R, TA2R_);
#define TA2CCR0_ 0x0412 /* Timer2_A3 Capture/Compare 0 */
sfrb(TA2CCR0_L, TA2CCR0_);
sfrb(TA2CCR0_H, TA2CCR0_+1);
sfrw(TA2CCR0, TA2CCR0_);
#define TA2CCR1_ 0x0414 /* Timer2_A3 Capture/Compare 1 */
sfrb(TA2CCR1_L, TA2CCR1_);
sfrb(TA2CCR1_H, TA2CCR1_+1);
sfrw(TA2CCR1, TA2CCR1_);
#define TA2CCR2_ 0x0416 /* Timer2_A3 Capture/Compare 2 */
sfrb(TA2CCR2_L, TA2CCR2_);
sfrb(TA2CCR2_H, TA2CCR2_+1);
sfrw(TA2CCR2, TA2CCR2_);
#define TA2IV_ 0x042E /* Timer2_A3 Interrupt Vector Word */
sfrb(TA2IV_L, TA2IV_);
sfrb(TA2IV_H, TA2IV_+1);
sfrw(TA2IV, TA2IV_);
#define TA2EX0_ 0x0420 /* Timer2_A3 Expansion Register 0 */
sfrb(TA2EX0_L, TA2EX0_);
sfrb(TA2EX0_H, TA2EX0_+1);
sfrw(TA2EX0, TA2EX0_);
/* Bits are already defined within the Timer0_Ax */
/* TA2IV Definitions */
#define TA2IV_NONE (0x0000) /* No Interrupt pending */
#define TA2IV_TA1CCR1 (0x0002) /* TA2CCR1_CCIFG */
#define TA2IV_TA1CCR2 (0x0004) /* TA2CCR2_CCIFG */
#define TA2IV_3 (0x0006) /* Reserved */
#define TA2IV_4 (0x0008) /* Reserved */
#define TA2IV_5 (0x000A) /* Reserved */
#define TA2IV_6 (0x000C) /* Reserved */
#define TA2IV_TA2IFG (0x000E) /* TA2IFG */
/************************************************************
* Timer0_B7
************************************************************/
#define __MSP430_HAS_T0B7__ /* Definition to show that Module is available */
#define TB0CTL_ 0x03C0 /* Timer0_B7 Control */
sfrb(TB0CTL_L, TB0CTL_);
sfrb(TB0CTL_H, TB0CTL_+1);
sfrw(TB0CTL, TB0CTL_);
#define TB0CCTL0_ 0x03C2 /* Timer0_B7 Capture/Compare Control 0 */
sfrb(TB0CCTL0_L, TB0CCTL0_);
sfrb(TB0CCTL0_H, TB0CCTL0_+1);
sfrw(TB0CCTL0, TB0CCTL0_);
#define TB0CCTL1_ 0x03C4 /* Timer0_B7 Capture/Compare Control 1 */
sfrb(TB0CCTL1_L, TB0CCTL1_);
sfrb(TB0CCTL1_H, TB0CCTL1_+1);
sfrw(TB0CCTL1, TB0CCTL1_);
#define TB0CCTL2_ 0x03C6 /* Timer0_B7 Capture/Compare Control 2 */
sfrb(TB0CCTL2_L, TB0CCTL2_);
sfrb(TB0CCTL2_H, TB0CCTL2_+1);
sfrw(TB0CCTL2, TB0CCTL2_);
#define TB0CCTL3_ 0x03C8 /* Timer0_B7 Capture/Compare Control 3 */
sfrb(TB0CCTL3_L, TB0CCTL3_);
sfrb(TB0CCTL3_H, TB0CCTL3_+1);
sfrw(TB0CCTL3, TB0CCTL3_);
#define TB0CCTL4_ 0x03CA /* Timer0_B7 Capture/Compare Control 4 */
sfrb(TB0CCTL4_L, TB0CCTL4_);
sfrb(TB0CCTL4_H, TB0CCTL4_+1);
sfrw(TB0CCTL4, TB0CCTL4_);
#define TB0CCTL5_ 0x03CC /* Timer0_B7 Capture/Compare Control 5 */
sfrb(TB0CCTL5_L, TB0CCTL5_);
sfrb(TB0CCTL5_H, TB0CCTL5_+1);
sfrw(TB0CCTL5, TB0CCTL5_);
#define TB0CCTL6_ 0x03CE /* Timer0_B7 Capture/Compare Control 6 */
sfrb(TB0CCTL6_L, TB0CCTL6_);
sfrb(TB0CCTL6_H, TB0CCTL6_+1);
sfrw(TB0CCTL6, TB0CCTL6_);
#define TB0R_ 0x03D0 /* Timer0_B7 */
sfrb(TB0R_L, TB0R_);
sfrb(TB0R_H, TB0R_+1);
sfrw(TB0R, TB0R_);
#define TB0CCR0_ 0x03D2 /* Timer0_B7 Capture/Compare 0 */
sfrb(TB0CCR0_L, TB0CCR0_);
sfrb(TB0CCR0_H, TB0CCR0_+1);
sfrw(TB0CCR0, TB0CCR0_);
#define TB0CCR1_ 0x03D4 /* Timer0_B7 Capture/Compare 1 */
sfrb(TB0CCR1_L, TB0CCR1_);
sfrb(TB0CCR1_H, TB0CCR1_+1);
sfrw(TB0CCR1, TB0CCR1_);
#define TB0CCR2_ 0x03D6 /* Timer0_B7 Capture/Compare 2 */
sfrb(TB0CCR2_L, TB0CCR2_);
sfrb(TB0CCR2_H, TB0CCR2_+1);
sfrw(TB0CCR2, TB0CCR2_);
#define TB0CCR3_ 0x03D8 /* Timer0_B7 Capture/Compare 3 */
sfrb(TB0CCR3_L, TB0CCR3_);
sfrb(TB0CCR3_H, TB0CCR3_+1);
sfrw(TB0CCR3, TB0CCR3_);
#define TB0CCR4_ 0x03DA /* Timer0_B7 Capture/Compare 4 */
sfrb(TB0CCR4_L, TB0CCR4_);
sfrb(TB0CCR4_H, TB0CCR4_+1);
sfrw(TB0CCR4, TB0CCR4_);
#define TB0CCR5_ 0x03DC /* Timer0_B7 Capture/Compare 5 */
sfrb(TB0CCR5_L, TB0CCR5_);
sfrb(TB0CCR5_H, TB0CCR5_+1);
sfrw(TB0CCR5, TB0CCR5_);
#define TB0CCR6_ 0x03DE /* Timer0_B7 Capture/Compare 6 */
sfrb(TB0CCR6_L, TB0CCR6_);
sfrb(TB0CCR6_H, TB0CCR6_+1);
sfrw(TB0CCR6, TB0CCR6_);
#define TB0EX0_ 0x03E0 /* Timer0_B7 Expansion Register 0 */
sfrb(TB0EX0_L, TB0EX0_);
sfrb(TB0EX0_H, TB0EX0_+1);
sfrw(TB0EX0, TB0EX0_);
#define TB0IV_ 0x03EE /* Timer0_B7 Interrupt Vector Word */
sfrb(TB0IV_L, TB0IV_);
sfrb(TB0IV_H, TB0IV_+1);
sfrw(TB0IV, TB0IV_);
/* Legacy Type Definitions for TimerB */
#define TBCTL TB0CTL /* Timer0_B7 Control */
#define TBCCTL0 TB0CCTL0 /* Timer0_B7 Capture/Compare Control 0 */
#define TBCCTL1 TB0CCTL1 /* Timer0_B7 Capture/Compare Control 1 */
#define TBCCTL2 TB0CCTL2 /* Timer0_B7 Capture/Compare Control 2 */
#define TBCCTL3 TB0CCTL3 /* Timer0_B7 Capture/Compare Control 3 */
#define TBCCTL4 TB0CCTL4 /* Timer0_B7 Capture/Compare Control 4 */
#define TBCCTL5 TB0CCTL5 /* Timer0_B7 Capture/Compare Control 5 */
#define TBCCTL6 TB0CCTL6 /* Timer0_B7 Capture/Compare Control 6 */
#define TBR TB0R /* Timer0_B7 */
#define TBCCR0 TB0CCR0 /* Timer0_B7 Capture/Compare 0 */
#define TBCCR1 TB0CCR1 /* Timer0_B7 Capture/Compare 1 */
#define TBCCR2 TB0CCR2 /* Timer0_B7 Capture/Compare 2 */
#define TBCCR3 TB0CCR3 /* Timer0_B7 Capture/Compare 3 */
#define TBCCR4 TB0CCR4 /* Timer0_B7 Capture/Compare 4 */
#define TBCCR5 TB0CCR5 /* Timer0_B7 Capture/Compare 5 */
#define TBCCR6 TB0CCR6 /* Timer0_B7 Capture/Compare 6 */
#define TBEX0 TB0EX0 /* Timer0_B7 Expansion Register 0 */
#define TBIV TB0IV /* Timer0_B7 Interrupt Vector Word */
#define TIMERB1_VECTOR TIMER0_B1_VECTOR /* Timer0_B7 CC1-6, TB */
#define TIMERB0_VECTOR TIMER0_B0_VECTOR /* Timer0_B7 CC0 */
/* TBxCTL Control Bits */
#define TBCLGRP1 (0x4000) /* Timer0_B7 Compare latch load group 1 */
#define TBCLGRP0 (0x2000) /* Timer0_B7 Compare latch load group 0 */
#define CNTL1 (0x1000) /* Counter lenght 1 */
#define CNTL0 (0x0800) /* Counter lenght 0 */
#define TBSSEL1 (0x0200) /* Clock source 1 */
#define TBSSEL0 (0x0100) /* Clock source 0 */
#define TBCLR (0x0004) /* Timer0_B7 counter clear */
#define TBIE (0x0002) /* Timer0_B7 interrupt enable */
#define TBIFG (0x0001) /* Timer0_B7 interrupt flag */
/* TBxCTL Control Bits */
#define TBCLR_L (0x0004) /* Timer0_B7 counter clear */
#define TBIE_L (0x0002) /* Timer0_B7 interrupt enable */
#define TBIFG_L (0x0001) /* Timer0_B7 interrupt flag */
/* TBxCTL Control Bits */
#define TBCLGRP1_H (0x0040) /* Timer0_B7 Compare latch load group 1 */
#define TBCLGRP0_H (0x0020) /* Timer0_B7 Compare latch load group 0 */
#define CNTL1_H (0x0010) /* Counter lenght 1 */
#define CNTL0_H (0x0008) /* Counter lenght 0 */
#define TBSSEL1_H (0x0002) /* Clock source 1 */
#define TBSSEL0_H (0x0001) /* Clock source 0 */
#define SHR1 (0x4000) /* Timer0_B7 Compare latch load group 1 */
#define SHR0 (0x2000) /* Timer0_B7 Compare latch load group 0 */
#define TBSSEL_0 (0U*0x0100) /* Clock Source: TBCLK */
#define TBSSEL_1 (1U*0x0100) /* Clock Source: ACLK */
#define TBSSEL_2 (2U*0x0100) /* Clock Source: SMCLK */
#define TBSSEL_3 (3U*0x0100) /* Clock Source: INCLK */
#define CNTL_0 (0U*0x0800) /* Counter lenght: 16 bit */
#define CNTL_1 (1U*0x0800) /* Counter lenght: 12 bit */
#define CNTL_2 (2U*0x0800) /* Counter lenght: 10 bit */
#define CNTL_3 (3U*0x0800) /* Counter lenght: 8 bit */
#define SHR_0 (0U*0x2000) /* Timer0_B7 Group: 0 - individually */
#define SHR_1 (1U*0x2000) /* Timer0_B7 Group: 1 - 3 groups (1-2, 3-4, 5-6) */
#define SHR_2 (2U*0x2000) /* Timer0_B7 Group: 2 - 2 groups (1-3, 4-6)*/
#define SHR_3 (3U*0x2000) /* Timer0_B7 Group: 3 - 1 group (all) */
#define TBCLGRP_0 (0U*0x2000) /* Timer0_B7 Group: 0 - individually */
#define TBCLGRP_1 (1U*0x2000) /* Timer0_B7 Group: 1 - 3 groups (1-2, 3-4, 5-6) */
#define TBCLGRP_2 (2U*0x2000) /* Timer0_B7 Group: 2 - 2 groups (1-3, 4-6)*/
#define TBCLGRP_3 (3U*0x2000) /* Timer0_B7 Group: 3 - 1 group (all) */
#define TBSSEL__TACLK (0*0x100) /* Timer0_B7 clock source select: 0 - TACLK */
#define TBSSEL__ACLK (1*0x100) /* Timer0_B7 clock source select: 1 - ACLK */
#define TBSSEL__SMCLK (2*0x100) /* Timer0_B7 clock source select: 2 - SMCLK */
#define TBSSEL__INCLK (3*0x100) /* Timer0_B7 clock source select: 3 - INCLK */
#define CNTL__16 (0U*0x0800) /* Counter lenght: 16 bit */
#define CNTL__12 (1U*0x0800) /* Counter lenght: 12 bit */
#define CNTL__10 (2U*0x0800) /* Counter lenght: 10 bit */
#define CNTL__8 (3U*0x0800) /* Counter lenght: 8 bit */
/* Additional Timer B Control Register bits are defined in Timer A */
/* TBxCCTLx Control Bits */
#define CLLD1 (0x0400) /* Compare latch load source 1 */
#define CLLD0 (0x0200) /* Compare latch load source 0 */
/* TBxCCTLx Control Bits */
/* TBxCCTLx Control Bits */
#define CLLD1_H (0x0004) /* Compare latch load source 1 */
#define CLLD0_H (0x0002) /* Compare latch load source 0 */
#define SLSHR1 (0x0400) /* Compare latch load source 1 */
#define SLSHR0 (0x0200) /* Compare latch load source 0 */
#define SLSHR_0 (0U*0x0200) /* Compare latch load sourec : 0 - immediate */
#define SLSHR_1 (1U*0x0200) /* Compare latch load sourec : 1 - TBR counts to 0 */
#define SLSHR_2 (2U*0x0200) /* Compare latch load sourec : 2 - up/down */
#define SLSHR_3 (3U*0x0200) /* Compare latch load sourec : 3 - TBR counts to TBCTL0 */
#define CLLD_0 (0U*0x0200) /* Compare latch load sourec : 0 - immediate */
#define CLLD_1 (1U*0x0200) /* Compare latch load sourec : 1 - TBR counts to 0 */
#define CLLD_2 (2U*0x0200) /* Compare latch load sourec : 2 - up/down */
#define CLLD_3 (3U*0x0200) /* Compare latch load sourec : 3 - TBR counts to TBCTL0 */
/* TBxEX0 Control Bits */
#define TBIDEX0 (0x0001) /* Timer0_B7 Input divider expansion Bit: 0 */
#define TBIDEX1 (0x0002) /* Timer0_B7 Input divider expansion Bit: 1 */
#define TBIDEX2 (0x0004) /* Timer0_B7 Input divider expansion Bit: 2 */
/* TBxEX0 Control Bits */
#define TBIDEX0_L (0x0001) /* Timer0_B7 Input divider expansion Bit: 0 */
#define TBIDEX1_L (0x0002) /* Timer0_B7 Input divider expansion Bit: 1 */
#define TBIDEX2_L (0x0004) /* Timer0_B7 Input divider expansion Bit: 2 */
/* TBxEX0 Control Bits */
#define TBIDEX_0 (0U*0x0001) /* Timer0_B7 Input divider expansion : /1 */
#define TBIDEX_1 (1U*0x0001) /* Timer0_B7 Input divider expansion : /2 */
#define TBIDEX_2 (2U*0x0001) /* Timer0_B7 Input divider expansion : /3 */
#define TBIDEX_3 (3U*0x0001) /* Timer0_B7 Input divider expansion : /4 */
#define TBIDEX_4 (4U*0x0001) /* Timer0_B7 Input divider expansion : /5 */
#define TBIDEX_5 (5U*0x0001) /* Timer0_B7 Input divider expansion : /6 */
#define TBIDEX_6 (6U*0x0001) /* Timer0_B7 Input divider expansion : /7 */
#define TBIDEX_7 (7U*0x0001) /* Timer0_B7 Input divider expansion : /8 */
#define TBIDEX__1 (0U*0x0001) /* Timer0_B7 Input divider expansion : /1 */
#define TBIDEX__2 (1U*0x0001) /* Timer0_B7 Input divider expansion : /2 */
#define TBIDEX__3 (2U*0x0001) /* Timer0_B7 Input divider expansion : /3 */
#define TBIDEX__4 (3U*0x0001) /* Timer0_B7 Input divider expansion : /4 */
#define TBIDEX__5 (4U*0x0001) /* Timer0_B7 Input divider expansion : /5 */
#define TBIDEX__6 (5U*0x0001) /* Timer0_B7 Input divider expansion : /6 */
#define TBIDEX__7 (6U*0x0001) /* Timer0_B7 Input divider expansion : /7 */
#define TBIDEX__8 (7U*0x0001) /* Timer0_B7 Input divider expansion : /8 */
/* TB0IV Definitions */
#define TB0IV_NONE (0x0000) /* No Interrupt pending */
#define TB0IV_TB1CCR1 (0x0002) /* TBCCR1_CCIFG */
#define TB0IV_TB1CCR2 (0x0004) /* TBCCR2_CCIFG */
#define TB0IV_3 (0x0006) /* Reserved */
#define TB0IV_4 (0x0008) /* Reserved */
#define TB0IV_5 (0x000A) /* Reserved */
#define TB0IV_6 (0x000C) /* Reserved */
#define TB0IV_TB0IFG (0x000E) /* TBIFG */
/************************************************************
* USB
************************************************************/
#define __MSP430_HAS_USB__ /* Definition to show that Module is available */
/* ========================================================================= */
/* USB Configuration Registers */
/* ========================================================================= */
#define USBKEYID_ 0x0900 /* USB Controller key register */
sfrb(USBKEYID_L, USBKEYID_);
sfrb(USBKEYID_H, USBKEYID_+1);
sfrw(USBKEYID, USBKEYID_);
#define USBCNF_ 0x0902 /* USB Module configuration register */
sfrb(USBCNF_L, USBCNF_);
sfrb(USBCNF_H, USBCNF_+1);
sfrw(USBCNF, USBCNF_);
#define USBPHYCTL_ 0x0904 /* USB PHY control register */
sfrb(USBPHYCTL_L, USBPHYCTL_);
sfrb(USBPHYCTL_H, USBPHYCTL_+1);
sfrw(USBPHYCTL, USBPHYCTL_);
#define USBPWRCTL_ 0x0908 /* USB Power control register */
sfrb(USBPWRCTL_L, USBPWRCTL_);
sfrb(USBPWRCTL_H, USBPWRCTL_+1);
sfrw(USBPWRCTL, USBPWRCTL_);
#define USBPLLCTL_ 0x0910 /* USB PLL control register */
sfrb(USBPLLCTL_L, USBPLLCTL_);
sfrb(USBPLLCTL_H, USBPLLCTL_+1);
sfrw(USBPLLCTL, USBPLLCTL_);
#define USBPLLDIVB_ 0x0912 /* USB PLL Clock Divider Buffer control register */
sfrb(USBPLLDIVB_L, USBPLLDIVB_);
sfrb(USBPLLDIVB_H, USBPLLDIVB_+1);
sfrw(USBPLLDIVB, USBPLLDIVB_);
#define USBPLLIR_ 0x0914 /* USB PLL Interrupt control register */
sfrb(USBPLLIR_L, USBPLLIR_);
sfrb(USBPLLIR_H, USBPLLIR_+1);
sfrw(USBPLLIR, USBPLLIR_);
#define USBKEYPID USBKEYID /* Legacy Definition: USB Controller key register */
#define USBKEY (0x9628) /* USB Control Register key */
/* USBCNF Control Bits */
#define USB_EN (0x0001) /* USB - Module enable */
#define PUR_EN (0x0002) /* USB - PUR pin enable */
#define PUR_IN (0x0004) /* USB - PUR pin input value */
#define BLKRDY (0x0008) /* USB - Block ready signal for DMA */
#define FNTEN (0x0010) /* USB - Frame Number receive Trigger enable for DMA */
//#define RESERVED (0x0020) /* USB - */
//#define RESERVED (0x0040) /* USB - */
//#define RESERVED (0x0080) /* USB - */
//#define RESERVED (0x0100) /* USB - */
//#define RESERVED (0x0200) /* USB - */
//#define RESERVED (0x0400) /* USB - */
//#define RESERVED (0x0800) /* USB - */
//#define RESERVED (0x1000) /* USB - */
//#define RESERVED (0x2000) /* USB - */
//#define RESERVED (0x4000) /* USB - */
//#define RESERVED (0x8000) /* USB - */
/* USBCNF Control Bits */
#define USB_EN_L (0x0001) /* USB - Module enable */
#define PUR_EN_L (0x0002) /* USB - PUR pin enable */
#define PUR_IN_L (0x0004) /* USB - PUR pin input value */
#define BLKRDY_L (0x0008) /* USB - Block ready signal for DMA */
#define FNTEN_L (0x0010) /* USB - Frame Number receive Trigger enable for DMA */
//#define RESERVED (0x0020) /* USB - */
//#define RESERVED (0x0040) /* USB - */
//#define RESERVED (0x0080) /* USB - */
//#define RESERVED (0x0100) /* USB - */
//#define RESERVED (0x0200) /* USB - */
//#define RESERVED (0x0400) /* USB - */
//#define RESERVED (0x0800) /* USB - */
//#define RESERVED (0x1000) /* USB - */
//#define RESERVED (0x2000) /* USB - */
//#define RESERVED (0x4000) /* USB - */
//#define RESERVED (0x8000) /* USB - */
/* USBCNF Control Bits */
//#define RESERVED (0x0020) /* USB - */
//#define RESERVED (0x0040) /* USB - */
//#define RESERVED (0x0080) /* USB - */
//#define RESERVED (0x0100) /* USB - */
//#define RESERVED (0x0200) /* USB - */
//#define RESERVED (0x0400) /* USB - */
//#define RESERVED (0x0800) /* USB - */
//#define RESERVED (0x1000) /* USB - */
//#define RESERVED (0x2000) /* USB - */
//#define RESERVED (0x4000) /* USB - */
//#define RESERVED (0x8000) /* USB - */
/* USBPHYCTL Control Bits */
#define PUOUT0 (0x0001) /* USB - USB Port Output Signal Bit 0 */
#define PUOUT1 (0x0002) /* USB - USB Port Output Signal Bit 1 */
#define PUIN0 (0x0004) /* USB - PU0/DP Input Data */
#define PUIN1 (0x0008) /* USB - PU1/DM Input Data */
#define PUOM (0x0010) /* USB - USB Poort Output Mode */
#define PUDIR (0x0020) /* USB - USB Port Output Enable */
#define PUIND (0x0040) /* USB - Differntial Input Data */
#define PUSEL (0x0080) /* USB - USB Port Function Select */
#define PSEIEN (0x0100) /* USB - PHY Single Ended Input enable */
#define PDEIEN (0x0200) /* USB - PHY Differential Ended Input enable */
//#define RESERVED (0x0100) /* USB - */
//#define RESERVED (0x0200) /* USB - */
//#define RESERVED (0x0400) /* USB - */
//#define RESERVED (0x0800) /* USB - */
//#define RESERVED (0x1000) /* USB - */
//#define RESERVED (0x2000) /* USB - */
//#define RESERVED (0x4000) /* USB - */
//#define RESERVED (0x8000) /* USB - */
/* USBPHYCTL Control Bits */
#define PUOUT0_L (0x0001) /* USB - USB Port Output Signal Bit 0 */
#define PUOUT1_L (0x0002) /* USB - USB Port Output Signal Bit 1 */
#define PUIN0_L (0x0004) /* USB - PU0/DP Input Data */
#define PUIN1_L (0x0008) /* USB - PU1/DM Input Data */
#define PUOM_L (0x0010) /* USB - USB Poort Output Mode */
#define PUDIR_L (0x0020) /* USB - USB Port Output Enable */
#define PUIND_L (0x0040) /* USB - Differntial Input Data */
#define PUSEL_L (0x0080) /* USB - USB Port Function Select */
//#define RESERVED (0x0100) /* USB - */
//#define RESERVED (0x0200) /* USB - */
//#define RESERVED (0x0400) /* USB - */
//#define RESERVED (0x0800) /* USB - */
//#define RESERVED (0x1000) /* USB - */
//#define RESERVED (0x2000) /* USB - */
//#define RESERVED (0x4000) /* USB - */
//#define RESERVED (0x8000) /* USB - */
/* USBPHYCTL Control Bits */
#define PSEIEN_H (0x0001) /* USB - PHY Single Ended Input enable */
#define PDEIEN_H (0x0002) /* USB - PHY Differential Ended Input enable */
//#define RESERVED (0x0100) /* USB - */
//#define RESERVED (0x0200) /* USB - */
//#define RESERVED (0x0400) /* USB - */
//#define RESERVED (0x0800) /* USB - */
//#define RESERVED (0x1000) /* USB - */
//#define RESERVED (0x2000) /* USB - */
//#define RESERVED (0x4000) /* USB - */
//#define RESERVED (0x8000) /* USB - */
/* USBPWRCTL Control Bits */
#define VUOVLIFG (0x0001) /* USB - VUSB Overload Interrupt Flag */
#define VBONIFG (0x0002) /* USB - VBUS "Coming ON" Interrupt Flag */
#define VBOFFIFG (0x0004) /* USB - VBUS "Going OFF" Interrupt Flag */
#define USBBGVBV (0x0008) /* USB - USB Bandgap and VBUS valid */
#define USBDETEN (0x0010) /* USB - VBUS on/off events enable */
#define OVLAOFF (0x0020) /* USB - LDO overload auto off enable */
#define SLDOAON (0x0040) /* USB - Secondary LDO auto on enable */
//#define RESERVED (0x0080) /* USB - */
#define VUOVLIE (0x0100) /* USB - Overload indication Interrupt Enable */
#define VBONIE (0x0200) /* USB - VBUS "Coming ON" Interrupt Enable */
#define VBOFFIE (0x0400) /* USB - VBUS "Going OFF" Interrupt Enable */
#define VUSBEN (0x0800) /* USB - LDO Enable (3.3V) */
#define SLDOEN (0x1000) /* USB - Secondary LDO Enable (1.8V) */
//#define RESERVED (0x2000) /* USB - */
//#define RESERVED (0x4000) /* USB - */
//#define RESERVED (0x8000) /* USB - */
/* USBPWRCTL Control Bits */
#define VUOVLIFG_L (0x0001) /* USB - VUSB Overload Interrupt Flag */
#define VBONIFG_L (0x0002) /* USB - VBUS "Coming ON" Interrupt Flag */
#define VBOFFIFG_L (0x0004) /* USB - VBUS "Going OFF" Interrupt Flag */
#define USBBGVBV_L (0x0008) /* USB - USB Bandgap and VBUS valid */
#define USBDETEN_L (0x0010) /* USB - VBUS on/off events enable */
#define OVLAOFF_L (0x0020) /* USB - LDO overload auto off enable */
#define SLDOAON_L (0x0040) /* USB - Secondary LDO auto on enable */
//#define RESERVED (0x0080) /* USB - */
//#define RESERVED (0x2000) /* USB - */
//#define RESERVED (0x4000) /* USB - */
//#define RESERVED (0x8000) /* USB - */
/* USBPWRCTL Control Bits */
//#define RESERVED (0x0080) /* USB - */
#define VUOVLIE_H (0x0001) /* USB - Overload indication Interrupt Enable */
#define VBONIE_H (0x0002) /* USB - VBUS "Coming ON" Interrupt Enable */
#define VBOFFIE_H (0x0004) /* USB - VBUS "Going OFF" Interrupt Enable */
#define VUSBEN_H (0x0008) /* USB - LDO Enable (3.3V) */
#define SLDOEN_H (0x0010) /* USB - Secondary LDO Enable (1.8V) */
//#define RESERVED (0x2000) /* USB - */
//#define RESERVED (0x4000) /* USB - */
//#define RESERVED (0x8000) /* USB - */
/* USBPLLCTL Control Bits */
//#define RESERVED (0x0001) /* USB - */
//#define RESERVED (0x0002) /* USB - */
//#define RESERVED (0x0004) /* USB - */
//#define RESERVED (0x0008) /* USB - */
//#define RESERVED (0x0010) /* USB - */
//#define RESERVED (0x0020) /* USB - */
#define UCLKSEL0 (0x0040) /* USB - Module Clock Select Bit 0 */
#define UCLKSEL1 (0x0080) /* USB - Module Clock Select Bit 1 */
#define UPLLEN (0x0100) /* USB - PLL enable */
#define UPFDEN (0x0200) /* USB - Phase Freq. Discriminator enable */
//#define RESERVED (0x0400) /* USB - */
//#define RESERVED (0x0800) /* USB - */
#define UPCS0 (0x1000) /* USB - PLL Clock Select Bit 0 */
//#define RESERVED (0x2000) /* USB - */
//#define RESERVED (0x4000) /* USB - */
//#define RESERVED (0x8000) /* USB - */
/* USBPLLCTL Control Bits */
//#define RESERVED (0x0001) /* USB - */
//#define RESERVED (0x0002) /* USB - */
//#define RESERVED (0x0004) /* USB - */
//#define RESERVED (0x0008) /* USB - */
//#define RESERVED (0x0010) /* USB - */
//#define RESERVED (0x0020) /* USB - */
#define UCLKSEL0_L (0x0040) /* USB - Module Clock Select Bit 0 */
#define UCLKSEL1_L (0x0080) /* USB - Module Clock Select Bit 1 */
//#define RESERVED (0x0400) /* USB - */
//#define RESERVED (0x0800) /* USB - */
//#define RESERVED (0x2000) /* USB - */
//#define RESERVED (0x4000) /* USB - */
//#define RESERVED (0x8000) /* USB - */
/* USBPLLCTL Control Bits */
//#define RESERVED (0x0001) /* USB - */
//#define RESERVED (0x0002) /* USB - */
//#define RESERVED (0x0004) /* USB - */
//#define RESERVED (0x0008) /* USB - */
//#define RESERVED (0x0010) /* USB - */
//#define RESERVED (0x0020) /* USB - */
#define UPLLEN_H (0x0001) /* USB - PLL enable */
#define UPFDEN_H (0x0002) /* USB - Phase Freq. Discriminator enable */
//#define RESERVED (0x0400) /* USB - */
//#define RESERVED (0x0800) /* USB - */
#define UPCS0_H (0x0010) /* USB - PLL Clock Select Bit 0 */
//#define RESERVED (0x2000) /* USB - */
//#define RESERVED (0x4000) /* USB - */
//#define RESERVED (0x8000) /* USB - */
#define UCLKSEL_0 (0x0000) /* USB - Module Clock Select: 0 */
#define UCLKSEL_1 (0x0040) /* USB - Module Clock Select: 1 */
#define UCLKSEL_2 (0x0080) /* USB - Module Clock Select: 2 */
#define UCLKSEL_3 (0x00C0) /* USB - Module Clock Select: 3 (Reserved) */
#define UCLKSEL__PLLCLK (0x0000) /* USB - Module Clock Select: PLLCLK */
#define UCLKSEL__XT1CLK (0x0040) /* USB - Module Clock Select: XT1CLK */
#define UCLKSEL__XT2CLK (0x0080) /* USB - Module Clock Select: XT2CLK */
/* USBPLLDIVB Control Bits */
#define UPMB0 (0x0001) /* USB - PLL feedback divider buffer Bit 0 */
#define UPMB1 (0x0002) /* USB - PLL feedback divider buffer Bit 1 */
#define UPMB2 (0x0004) /* USB - PLL feedback divider buffer Bit 2 */
#define UPMB3 (0x0008) /* USB - PLL feedback divider buffer Bit 3 */
#define UPMB4 (0x0010) /* USB - PLL feedback divider buffer Bit 4 */
#define UPMB5 (0x0020) /* USB - PLL feedback divider buffer Bit 5 */
//#define RESERVED (0x0040) /* USB - */
//#define RESERVED (0x0080) /* USB - */
#define UPQB0 (0x0100) /* USB - PLL prescale divider buffer Bit 0 */
#define UPQB1 (0x0200) /* USB - PLL prescale divider buffer Bit 1 */
#define UPQB2 (0x0400) /* USB - PLL prescale divider buffer Bit 2 */
//#define RESERVED (0x0800) /* USB - */
//#define RESERVED (0x1000) /* USB - */
//#define RESERVED (0x2000) /* USB - */
//#define RESERVED (0x4000) /* USB - */
//#define RESERVED (0x8000) /* USB - */
/* USBPLLDIVB Control Bits */
#define UPMB0_L (0x0001) /* USB - PLL feedback divider buffer Bit 0 */
#define UPMB1_L (0x0002) /* USB - PLL feedback divider buffer Bit 1 */
#define UPMB2_L (0x0004) /* USB - PLL feedback divider buffer Bit 2 */
#define UPMB3_L (0x0008) /* USB - PLL feedback divider buffer Bit 3 */
#define UPMB4_L (0x0010) /* USB - PLL feedback divider buffer Bit 4 */
#define UPMB5_L (0x0020) /* USB - PLL feedback divider buffer Bit 5 */
//#define RESERVED (0x0040) /* USB - */
//#define RESERVED (0x0080) /* USB - */
//#define RESERVED (0x0800) /* USB - */
//#define RESERVED (0x1000) /* USB - */
//#define RESERVED (0x2000) /* USB - */
//#define RESERVED (0x4000) /* USB - */
//#define RESERVED (0x8000) /* USB - */
/* USBPLLDIVB Control Bits */
//#define RESERVED (0x0040) /* USB - */
//#define RESERVED (0x0080) /* USB - */
#define UPQB0_H (0x0001) /* USB - PLL prescale divider buffer Bit 0 */
#define UPQB1_H (0x0002) /* USB - PLL prescale divider buffer Bit 1 */
#define UPQB2_H (0x0004) /* USB - PLL prescale divider buffer Bit 2 */
//#define RESERVED (0x0800) /* USB - */
//#define RESERVED (0x1000) /* USB - */
//#define RESERVED (0x2000) /* USB - */
//#define RESERVED (0x4000) /* USB - */
//#define RESERVED (0x8000) /* USB - */
#define USBPLL_SETCLK_1_5 (UPMB0*31 | UPQB0*0) /* USB - PLL Set for 1.5 MHz input clock */
#define USBPLL_SETCLK_1_6 (UPMB0*29 | UPQB0*0) /* USB - PLL Set for 1.6 MHz input clock */
#define USBPLL_SETCLK_1_7778 (UPMB0*26 | UPQB0*0) /* USB - PLL Set for 1.7778 MHz input clock */
#define USBPLL_SETCLK_1_8432 (UPMB0*25 | UPQB0*0) /* USB - PLL Set for 1.8432 MHz input clock */
#define USBPLL_SETCLK_1_8461 (UPMB0*25 | UPQB0*0) /* USB - PLL Set for 1.8461 MHz input clock */
#define USBPLL_SETCLK_1_92 (UPMB0*24 | UPQB0*0) /* USB - PLL Set for 1.92 MHz input clock */
#define USBPLL_SETCLK_2_0 (UPMB0*23 | UPQB0*0) /* USB - PLL Set for 2.0 MHz input clock */
#define USBPLL_SETCLK_2_4 (UPMB0*19 | UPQB0*0) /* USB - PLL Set for 2.4 MHz input clock */
#define USBPLL_SETCLK_2_6667 (UPMB0*17 | UPQB0*0) /* USB - PLL Set for 2.6667 MHz input clock */
#define USBPLL_SETCLK_3_0 (UPMB0*15 | UPQB0*0) /* USB - PLL Set for 3.0 MHz input clock */
#define USBPLL_SETCLK_3_2 (UPMB0*29 | UPQB0*1) /* USB - PLL Set for 3.2 MHz input clock */
#define USBPLL_SETCLK_3_5556 (UPMB0*26 | UPQB0*1) /* USB - PLL Set for 3.5556 MHz input clock */
#define USBPLL_SETCLK_3_579545 (UPMB0*26 | UPQB0*1) /* USB - PLL Set for 3.579546 MHz input clock */
#define USBPLL_SETCLK_3_84 (UPMB0*24 | UPQB0*1) /* USB - PLL Set for 3.84 MHz input clock */
#define USBPLL_SETCLK_4_0 (UPMB0*23 | UPQB0*1) /* USB - PLL Set for 4.0 MHz input clock */
#define USBPLL_SETCLK_4_1739 (UPMB0*22 | UPQB0*1) /* USB - PLL Set for 4.1739 MHz input clock */
#define USBPLL_SETCLK_4_1943 (UPMB0*22 | UPQB0*1) /* USB - PLL Set for 4.1943 MHz input clock */
#define USBPLL_SETCLK_4_332 (UPMB0*21 | UPQB0*1) /* USB - PLL Set for 4.332 MHz input clock */
#define USBPLL_SETCLK_4_3636 (UPMB0*21 | UPQB0*1) /* USB - PLL Set for 4.3636 MHz input clock */
#define USBPLL_SETCLK_4_5 (UPMB0*31 | UPQB0*2) /* USB - PLL Set for 4.5 MHz input clock */
#define USBPLL_SETCLK_4_8 (UPMB0*19 | UPQB0*1) /* USB - PLL Set for 4.8 MHz input clock */
#define USBPLL_SETCLK_5_33 (UPMB0*17 | UPQB0*1) /* USB - PLL Set for 5.33 MHz input clock */
#define USBPLL_SETCLK_5_76 (UPMB0*24 | UPQB0*2) /* USB - PLL Set for 5.76 MHz input clock */
#define USBPLL_SETCLK_6_0 (UPMB0*23 | UPQB0*2) /* USB - PLL Set for 6.0 MHz input clock */
#define USBPLL_SETCLK_6_4 (UPMB0*29 | UPQB0*3) /* USB - PLL Set for 6.4 MHz input clock */
#define USBPLL_SETCLK_7_2 (UPMB0*19 | UPQB0*2) /* USB - PLL Set for 7.2 MHz input clock */
#define USBPLL_SETCLK_7_68 (UPMB0*24 | UPQB0*3) /* USB - PLL Set for 7.68 MHz input clock */
#define USBPLL_SETCLK_8_0 (UPMB0*17 | UPQB0*2) /* USB - PLL Set for 8.0 MHz input clock */
#define USBPLL_SETCLK_9_0 (UPMB0*15 | UPQB0*2) /* USB - PLL Set for 9.0 MHz input clock */
#define USBPLL_SETCLK_9_6 (UPMB0*19 | UPQB0*3) /* USB - PLL Set for 9.6 MHz input clock */
#define USBPLL_SETCLK_10_66 (UPMB0*17 | UPQB0*3) /* USB - PLL Set for 10.66 MHz input clock */
#define USBPLL_SETCLK_12_0 (UPMB0*15 | UPQB0*3) /* USB - PLL Set for 12.0 MHz input clock */
#define USBPLL_SETCLK_12_8 (UPMB0*29 | UPQB0*5) /* USB - PLL Set for 12.8 MHz input clock */
#define USBPLL_SETCLK_14_4 (UPMB0*19 | UPQB0*4) /* USB - PLL Set for 14.4 MHz input clock */
#define USBPLL_SETCLK_16_0 (UPMB0*17 | UPQB0*4) /* USB - PLL Set for 16.0 MHz input clock */
#define USBPLL_SETCLK_16_9344 (UPMB0*16 | UPQB0*4) /* USB - PLL Set for 16.9344 MHz input clock */
#define USBPLL_SETCLK_16_94118 (UPMB0*16 | UPQB0*4) /* USB - PLL Set for 16.94118 MHz input clock */
#define USBPLL_SETCLK_18_0 (UPMB0*15 | UPQB0*4) /* USB - PLL Set for 18.0 MHz input clock */
#define USBPLL_SETCLK_19_2 (UPMB0*19 | UPQB0*5) /* USB - PLL Set for 19.2 MHz input clock */
#define USBPLL_SETCLK_24_0 (UPMB0*15 | UPQB0*5) /* USB - PLL Set for 24.0 MHz input clock */
#define USBPLL_SETCLK_25_6 (UPMB0*29 | UPQB0*7) /* USB - PLL Set for 25.6 MHz input clock */
#define USBPLL_SETCLK_26_0 (UPMB0*23 | UPQB0*6) /* USB - PLL Set for 26.0 MHz input clock */
#define USBPLL_SETCLK_32_0 (UPMB0*23 | UPQB0*7) /* USB - PLL Set for 32.0 MHz input clock */
/* USBPLLIR Control Bits */
#define USBOOLIFG (0x0001) /* USB - PLL out of lock Interrupt Flag */
#define USBLOSIFG (0x0002) /* USB - PLL loss of signal Interrupt Flag */
#define USBOORIFG (0x0004) /* USB - PLL out of range Interrupt Flag */
//#define RESERVED (0x0008) /* USB - */
//#define RESERVED (0x0010) /* USB - */
//#define RESERVED (0x0020) /* USB - */
//#define RESERVED (0x0040) /* USB - */
//#define RESERVED (0x0080) /* USB - */
#define USBOOLIE (0x0100) /* USB - PLL out of lock Interrupt enable */
#define USBLOSIE (0x0200) /* USB - PLL loss of signal Interrupt enable */
#define USBOORIE (0x0400) /* USB - PLL out of range Interrupt enable */
//#define RESERVED (0x0800) /* USB - */
//#define RESERVED (0x1000) /* USB - */
//#define RESERVED (0x2000) /* USB - */
//#define RESERVED (0x4000) /* USB - */
//#define RESERVED (0x8000) /* USB - */
/* USBPLLIR Control Bits */
#define USBOOLIFG_L (0x0001) /* USB - PLL out of lock Interrupt Flag */
#define USBLOSIFG_L (0x0002) /* USB - PLL loss of signal Interrupt Flag */
#define USBOORIFG_L (0x0004) /* USB - PLL out of range Interrupt Flag */
//#define RESERVED (0x0008) /* USB - */
//#define RESERVED (0x0010) /* USB - */
//#define RESERVED (0x0020) /* USB - */
//#define RESERVED (0x0040) /* USB - */
//#define RESERVED (0x0080) /* USB - */
//#define RESERVED (0x0800) /* USB - */
//#define RESERVED (0x1000) /* USB - */
//#define RESERVED (0x2000) /* USB - */
//#define RESERVED (0x4000) /* USB - */
//#define RESERVED (0x8000) /* USB - */
/* USBPLLIR Control Bits */
//#define RESERVED (0x0008) /* USB - */
//#define RESERVED (0x0010) /* USB - */
//#define RESERVED (0x0020) /* USB - */
//#define RESERVED (0x0040) /* USB - */
//#define RESERVED (0x0080) /* USB - */
#define USBOOLIE_H (0x0001) /* USB - PLL out of lock Interrupt enable */
#define USBLOSIE_H (0x0002) /* USB - PLL loss of signal Interrupt enable */
#define USBOORIE_H (0x0004) /* USB - PLL out of range Interrupt enable */
//#define RESERVED (0x0800) /* USB - */
//#define RESERVED (0x1000) /* USB - */
//#define RESERVED (0x2000) /* USB - */
//#define RESERVED (0x4000) /* USB - */
//#define RESERVED (0x8000) /* USB - */
/* ========================================================================= */
/* USB Control Registers */
/* ========================================================================= */
#define USBIEPCNF_0_ 0x0920 /* USB Input endpoint_0: Configuration */
sfrb(USBIEPCNF_0, USBIEPCNF_0_);
#define USBIEPCNT_0_ 0x0921 /* USB Input endpoint_0: Byte Count */
sfrb(USBIEPCNT_0, USBIEPCNT_0_);
#define USBOEPCNF_0_ 0x0922 /* USB Output endpoint_0: Configuration */
sfrb(USBOEPCNF_0, USBOEPCNF_0_);
#define USBOEPCNT_0_ 0x0923 /* USB Output endpoint_0: byte count */
sfrb(USBOEPCNT_0, USBOEPCNT_0_);
#define USBIEPIE_ 0x092E /* USB Input endpoint interrupt enable flags */
sfrb(USBIEPIE, USBIEPIE_);
#define USBOEPIE_ 0x092F /* USB Output endpoint interrupt enable flags */
sfrb(USBOEPIE, USBOEPIE_);
#define USBIEPIFG_ 0x0930 /* USB Input endpoint interrupt flags */
sfrb(USBIEPIFG, USBIEPIFG_);
#define USBOEPIFG_ 0x0931 /* USB Output endpoint interrupt flags */
sfrb(USBOEPIFG, USBOEPIFG_);
#define USBVECINT_ 0x0932 /* USB Vector interrupt register */
sfrb(USBVECINT_L, USBVECINT_);
sfrb(USBVECINT_H, USBVECINT_+1);
sfrw(USBVECINT, USBVECINT_);
#define USBMAINT_ 0x0936 /* USB maintenance register */
sfrb(USBMAINT_L, USBMAINT_);
sfrb(USBMAINT_H, USBMAINT_+1);
sfrw(USBMAINT, USBMAINT_);
#define USBTSREG_ 0x0938 /* USB Time Stamp register */
sfrb(USBTSREG_L, USBTSREG_);
sfrb(USBTSREG_H, USBTSREG_+1);
sfrw(USBTSREG, USBTSREG_);
#define USBFN_ 0x093A /* USB Frame number */
sfrb(USBFN_L, USBFN_);
sfrb(USBFN_H, USBFN_+1);
sfrw(USBFN, USBFN_);
#define USBCTL_ 0x093C /* USB control register */
sfrb(USBCTL, USBCTL_);
#define USBIE_ 0x093D /* USB interrupt enable register */
sfrb(USBIE, USBIE_);
#define USBIFG_ 0x093E /* USB interrupt flag register */
sfrb(USBIFG, USBIFG_);
#define USBFUNADR_ 0x093F /* USB Function address register */
sfrb(USBFUNADR, USBFUNADR_);
/* USBIEPCNF_0 Control Bits */
/* USBOEPCNF_0 Control Bits */
//#define RESERVED (0x0001) /* USB - */
//#define RESERVED (0x0001) /* USB - */
#define USBIIE (0x0004) /* USB - Transaction Interrupt indication enable */
#define STALL (0x0008) /* USB - Stall Condition */
//#define RESERVED (0x0010) /* USB - */
#define TOGGLE (0x0020) /* USB - Toggle Bit */
//#define RESERVED (0x0040) /* USB - */
#define UBME (0x0080) /* USB - UBM In-Endpoint Enable */
/* USBIEPBCNT_0 Control Bits */
/* USBOEPBCNT_0 Control Bits */
#define CNT0 (0x0001) /* USB - Byte Count Bit 0 */
#define CNT1 (0x0001) /* USB - Byte Count Bit 1 */
#define CNT2 (0x0004) /* USB - Byte Count Bit 2 */
#define CNT3 (0x0008) /* USB - Byte Count Bit 3 */
//#define RESERVED (0x0010) /* USB - */
//#define RESERVED (0x0020) /* USB - */
//#define RESERVED (0x0040) /* USB - */
#define NAK (0x0080) /* USB - No Acknowledge Status Bit */
/* USBMAINT Control Bits */
#define UTIFG (0x0001) /* USB - Timer Interrupt Flag */
#define UTIE (0x0002) /* USB - Timer Interrupt Enable */
//#define RESERVED (0x0004) /* USB - */
//#define RESERVED (0x0008) /* USB - */
//#define RESERVED (0x0010) /* USB - */
//#define RESERVED (0x0020) /* USB - */
//#define RESERVED (0x0040) /* USB - */
//#define RESERVED (0x0080) /* USB - */
#define TSGEN (0x0100) /* USB - Time Stamp Generator Enable */
#define TSESEL0 (0x0200) /* USB - Time Stamp Event Select Bit 0 */
#define TSESEL1 (0x0400) /* USB - Time Stamp Event Select Bit 1 */
#define TSE3 (0x0800) /* USB - Time Stamp Event #3 Bit */
//#define RESERVED (0x1000) /* USB - */
#define UTSEL0 (0x2000) /* USB - Timer Select Bit 0 */
#define UTSEL1 (0x4000) /* USB - Timer Select Bit 1 */
#define UTSEL2 (0x8000) /* USB - Timer Select Bit 2 */
/* USBMAINT Control Bits */
#define UTIFG_L (0x0001) /* USB - Timer Interrupt Flag */
#define UTIE_L (0x0002) /* USB - Timer Interrupt Enable */
//#define RESERVED (0x0004) /* USB - */
//#define RESERVED (0x0008) /* USB - */
//#define RESERVED (0x0010) /* USB - */
//#define RESERVED (0x0020) /* USB - */
//#define RESERVED (0x0040) /* USB - */
//#define RESERVED (0x0080) /* USB - */
//#define RESERVED (0x1000) /* USB - */
/* USBMAINT Control Bits */
//#define RESERVED (0x0004) /* USB - */
//#define RESERVED (0x0008) /* USB - */
//#define RESERVED (0x0010) /* USB - */
//#define RESERVED (0x0020) /* USB - */
//#define RESERVED (0x0040) /* USB - */
//#define RESERVED (0x0080) /* USB - */
#define TSGEN_H (0x0001) /* USB - Time Stamp Generator Enable */
#define TSESEL0_H (0x0002) /* USB - Time Stamp Event Select Bit 0 */
#define TSESEL1_H (0x0004) /* USB - Time Stamp Event Select Bit 1 */
#define TSE3_H (0x0008) /* USB - Time Stamp Event #3 Bit */
//#define RESERVED (0x1000) /* USB - */
#define UTSEL0_H (0x0020) /* USB - Timer Select Bit 0 */
#define UTSEL1_H (0x0040) /* USB - Timer Select Bit 1 */
#define UTSEL2_H (0x0080) /* USB - Timer Select Bit 2 */
#define TSESEL_0 (0x0000) /* USB - Time Stamp Event Select: 0 */
#define TSESEL_1 (0x0200) /* USB - Time Stamp Event Select: 1 */
#define TSESEL_2 (0x0400) /* USB - Time Stamp Event Select: 2 */
#define TSESEL_3 (0x0600) /* USB - Time Stamp Event Select: 3 */
#define UTSEL_0 (0x0000) /* USB - Timer Select: 0 */
#define UTSEL_1 (0x2000) /* USB - Timer Select: 1 */
#define UTSEL_2 (0x4000) /* USB - Timer Select: 2 */
#define UTSEL_3 (0x6000) /* USB - Timer Select: 3 */
#define UTSEL_4 (0x8000) /* USB - Timer Select: 4 */
#define UTSEL_5 (0xA000) /* USB - Timer Select: 5 */
#define UTSEL_6 (0xC000) /* USB - Timer Select: 6 */
#define UTSEL_7 (0xE000) /* USB - Timer Select: 7 */
/* USBCTL Control Bits */
#define DIR (0x0001) /* USB - Data Response Bit */
//#define RESERVED (0x0002) /* USB - */
//#define RESERVED (0x0004) /* USB - */
//#define RESERVED (0x0008) /* USB - */
#define FRSTE (0x0010) /* USB - Function Reset Connection Enable */
#define RWUP (0x0020) /* USB - Device Remote Wakeup Request */
#define FEN (0x0040) /* USB - Function Enable Bit */
//#define RESERVED (0x0080) /* USB - */
/* USBIE Control Bits */
#define STPOWIE (0x0001) /* USB - Setup Overwrite Interrupt Enable */
//#define RESERVED (0x0002) /* USB - */
#define SETUPIE (0x0004) /* USB - Setup Interrupt Enable */
//#define RESERVED (0x0008) /* USB - */
//#define RESERVED (0x0010) /* USB - */
#define RESRIE (0x0020) /* USB - Function Resume Request Interrupt Enable */
#define SUSRIE (0x0040) /* USB - Function Suspend Request Interrupt Enable */
#define RSTRIE (0x0080) /* USB - Function Reset Request Interrupt Enable */
/* USBIFG Control Bits */
#define STPOWIFG (0x0001) /* USB - Setup Overwrite Interrupt Flag */
//#define RESERVED (0x0002) /* USB - */
#define SETUPIFG (0x0004) /* USB - Setup Interrupt Flag */
//#define RESERVED (0x0008) /* USB - */
//#define RESERVED (0x0010) /* USB - */
#define RESRIFG (0x0020) /* USB - Function Resume Request Interrupt Flag */
#define SUSRIFG (0x0040) /* USB - Function Suspend Request Interrupt Flag */
#define RSTRIFG (0x0080) /* USB - Function Reset Request Interrupt Flag */
//values of USBVECINT when USB-interrupt occured
#define USBVECINT_NONE 0x00
#define USBVECINT_PWR_DROP 0x02
#define USBVECINT_PLL_LOCK 0x04
#define USBVECINT_PLL_SIGNAL 0x06
#define USBVECINT_PLL_RANGE 0x08
#define USBVECINT_PWR_VBUSOn 0x0A
#define USBVECINT_PWR_VBUSOff 0x0C
#define USBVECINT_USB_TIMESTAMP 0x10
#define USBVECINT_INPUT_ENDPOINT0 0x12
#define USBVECINT_OUTPUT_ENDPOINT0 0x14
#define USBVECINT_RSTR 0x16
#define USBVECINT_SUSR 0x18
#define USBVECINT_RESR 0x1A
#define USBVECINT_SETUP_PACKET_RECEIVED 0x20
#define USBVECINT_STPOW_PACKET_RECEIVED 0x22
#define USBVECINT_INPUT_ENDPOINT1 0x24
#define USBVECINT_INPUT_ENDPOINT2 0x26
#define USBVECINT_INPUT_ENDPOINT3 0x28
#define USBVECINT_INPUT_ENDPOINT4 0x2A
#define USBVECINT_INPUT_ENDPOINT5 0x2C
#define USBVECINT_INPUT_ENDPOINT6 0x2E
#define USBVECINT_INPUT_ENDPOINT7 0x30
#define USBVECINT_OUTPUT_ENDPOINT1 0x32
#define USBVECINT_OUTPUT_ENDPOINT2 0x34
#define USBVECINT_OUTPUT_ENDPOINT3 0x36
#define USBVECINT_OUTPUT_ENDPOINT4 0x38
#define USBVECINT_OUTPUT_ENDPOINT5 0x3A
#define USBVECINT_OUTPUT_ENDPOINT6 0x3C
#define USBVECINT_OUTPUT_ENDPOINT7 0x3E
/* ========================================================================= */
/* USB Operation Registers */
/* ========================================================================= */
#define USBIEPSIZXY_7_ 0x23FF /* Input Endpoint_7: X/Y-buffer size */
sfrb(USBIEPSIZXY_7, USBIEPSIZXY_7_);
#define USBIEPBCTY_7_ 0x23FE /* Input Endpoint_7: Y-byte count */
sfrb(USBIEPBCTY_7, USBIEPBCTY_7_);
#define USBIEPBBAY_7_ 0x23FD /* Input Endpoint_7: Y-buffer base addr. */
sfrb(USBIEPBBAY_7, USBIEPBBAY_7_);
//sfrb Spare (0x23FC) /* Not used */
//sfrb Spare (0x23FB) /* Not used */
#define USBIEPBCTX_7_ 0x23FA /* Input Endpoint_7: X-byte count */
sfrb(USBIEPBCTX_7, USBIEPBCTX_7_);
#define USBIEPBBAX_7_ 0x23F9 /* Input Endpoint_7: X-buffer base addr. */
sfrb(USBIEPBBAX_7, USBIEPBBAX_7_);
#define USBIEPCNF_7_ 0x23F8 /* Input Endpoint_7: Configuration */
sfrb(USBIEPCNF_7, USBIEPCNF_7_);
#define USBIEPSIZXY_6_ 0x23F7 /* Input Endpoint_6: X/Y-buffer size */
sfrb(USBIEPSIZXY_6, USBIEPSIZXY_6_);
#define USBIEPBCTY_6_ 0x23F6 /* Input Endpoint_6: Y-byte count */
sfrb(USBIEPBCTY_6, USBIEPBCTY_6_);
#define USBIEPBBAY_6_ 0x23F5 /* Input Endpoint_6: Y-buffer base addr. */
sfrb(USBIEPBBAY_6, USBIEPBBAY_6_);
//sfrb Spare (0x23F4) /* Not used */
//sfrb Spare (0x23F3) /* Not used */
#define USBIEPBCTX_6_ 0x23F2 /* Input Endpoint_6: X-byte count */
sfrb(USBIEPBCTX_6, USBIEPBCTX_6_);
#define USBIEPBBAX_6_ 0x23F1 /* Input Endpoint_6: X-buffer base addr. */
sfrb(USBIEPBBAX_6, USBIEPBBAX_6_);
#define USBIEPCNF_6_ 0x23F0 /* Input Endpoint_6: Configuration */
sfrb(USBIEPCNF_6, USBIEPCNF_6_);
#define USBIEPSIZXY_5_ 0x23EF /* Input Endpoint_5: X/Y-buffer size */
sfrb(USBIEPSIZXY_5, USBIEPSIZXY_5_);
#define USBIEPBCTY_5_ 0x23EE /* Input Endpoint_5: Y-byte count */
sfrb(USBIEPBCTY_5, USBIEPBCTY_5_);
#define USBIEPBBAY_5_ 0x23ED /* Input Endpoint_5: Y-buffer base addr. */
sfrb(USBIEPBBAY_5, USBIEPBBAY_5_);
//sfrb Spare (0x23EC) /* Not used */
//sfrb Spare (0x23EB) /* Not used */
#define USBIEPBCTX_5_ 0x23EA /* Input Endpoint_5: X-byte count */
sfrb(USBIEPBCTX_5, USBIEPBCTX_5_);
#define USBIEPBBAX_5_ 0x23E9 /* Input Endpoint_5: X-buffer base addr. */
sfrb(USBIEPBBAX_5, USBIEPBBAX_5_);
#define USBIEPCNF_5_ 0x23E8 /* Input Endpoint_5: Configuration */
sfrb(USBIEPCNF_5, USBIEPCNF_5_);
#define USBIEPSIZXY_4_ 0x23E7 /* Input Endpoint_4: X/Y-buffer size */
sfrb(USBIEPSIZXY_4, USBIEPSIZXY_4_);
#define USBIEPBCTY_4_ 0x23E6 /* Input Endpoint_4: Y-byte count */
sfrb(USBIEPBCTY_4, USBIEPBCTY_4_);
#define USBIEPBBAY_4_ 0x23E5 /* Input Endpoint_4: Y-buffer base addr. */
sfrb(USBIEPBBAY_4, USBIEPBBAY_4_);
//sfrb Spare (0x23E4) /* Not used */
//sfrb Spare (0x23E3) /* Not used */
#define USBIEPBCTX_4_ 0x23E2 /* Input Endpoint_4: X-byte count */
sfrb(USBIEPBCTX_4, USBIEPBCTX_4_);
#define USBIEPBBAX_4_ 0x23E1 /* Input Endpoint_4: X-buffer base addr. */
sfrb(USBIEPBBAX_4, USBIEPBBAX_4_);
#define USBIEPCNF_4_ 0x23E0 /* Input Endpoint_4: Configuration */
sfrb(USBIEPCNF_4, USBIEPCNF_4_);
#define USBIEPSIZXY_3_ 0x23DF /* Input Endpoint_3: X/Y-buffer size */
sfrb(USBIEPSIZXY_3, USBIEPSIZXY_3_);
#define USBIEPBCTY_3_ 0x23DE /* Input Endpoint_3: Y-byte count */
sfrb(USBIEPBCTY_3, USBIEPBCTY_3_);
#define USBIEPBBAY_3_ 0x23DD /* Input Endpoint_3: Y-buffer base addr. */
sfrb(USBIEPBBAY_3, USBIEPBBAY_3_);
//sfrb Spare (0x23DC) /* Not used */
//sfrb Spare (0x23DB) /* Not used */
#define USBIEPBCTX_3_ 0x23DA /* Input Endpoint_3: X-byte count */
sfrb(USBIEPBCTX_3, USBIEPBCTX_3_);
#define USBIEPBBAX_3_ 0x23D9 /* Input Endpoint_3: X-buffer base addr. */
sfrb(USBIEPBBAX_3, USBIEPBBAX_3_);
#define USBIEPCNF_3_ 0x23D8 /* Input Endpoint_3: Configuration */
sfrb(USBIEPCNF_3, USBIEPCNF_3_);
#define USBIEPSIZXY_2_ 0x23D7 /* Input Endpoint_2: X/Y-buffer size */
sfrb(USBIEPSIZXY_2, USBIEPSIZXY_2_);
#define USBIEPBCTY_2_ 0x23D6 /* Input Endpoint_2: Y-byte count */
sfrb(USBIEPBCTY_2, USBIEPBCTY_2_);
#define USBIEPBBAY_2_ 0x23D5 /* Input Endpoint_2: Y-buffer base addr. */
sfrb(USBIEPBBAY_2, USBIEPBBAY_2_);
//sfrb Spare (0x23D4) /* Not used */
//sfrb Spare (0x23D3) /* Not used */
#define USBIEPBCTX_2_ 0x23D2 /* Input Endpoint_2: X-byte count */
sfrb(USBIEPBCTX_2, USBIEPBCTX_2_);
#define USBIEPBBAX_2_ 0x23D1 /* Input Endpoint_2: X-buffer base addr. */
sfrb(USBIEPBBAX_2, USBIEPBBAX_2_);
#define USBIEPCNF_2_ 0x23D0 /* Input Endpoint_2: Configuration */
sfrb(USBIEPCNF_2, USBIEPCNF_2_);
#define USBIEPSIZXY_1_ 0x23CF /* Input Endpoint_1: X/Y-buffer size */
sfrb(USBIEPSIZXY_1, USBIEPSIZXY_1_);
#define USBIEPBCTY_1_ 0x23CE /* Input Endpoint_1: Y-byte count */
sfrb(USBIEPBCTY_1, USBIEPBCTY_1_);
#define USBIEPBBAY_1_ 0x23CD /* Input Endpoint_1: Y-buffer base addr. */
sfrb(USBIEPBBAY_1, USBIEPBBAY_1_);
//sfrb Spare (0x23CC) /* Not used */
//sfrb Spare (0x23CB) /* Not used */
#define USBIEPBCTX_1_ 0x23CA /* Input Endpoint_1: X-byte count */
sfrb(USBIEPBCTX_1, USBIEPBCTX_1_);
#define USBIEPBBAX_1_ 0x23C9 /* Input Endpoint_1: X-buffer base addr. */
sfrb(USBIEPBBAX_1, USBIEPBBAX_1_);
#define USBIEPCNF_1_ 0x23C8 /* Input Endpoint_1: Configuration */
sfrb(USBIEPCNF_1, USBIEPCNF_1_);
//sfrb (0x23C7) 0x0000 */
//sfrb RESERVED (0x1C00) /* */
//sfrb (0x23C0) 0x0000 */
#define USBOEPSIZXY_7_ 0x23BF /* Output Endpoint_7: X/Y-buffer size */
sfrb(USBOEPSIZXY_7, USBOEPSIZXY_7_);
#define USBOEPBCTY_7_ 0x23BE /* Output Endpoint_7: Y-byte count */
sfrb(USBOEPBCTY_7, USBOEPBCTY_7_);
#define USBOEPBBAY_7_ 0x23BD /* Output Endpoint_7: Y-buffer base addr. */
sfrb(USBOEPBBAY_7, USBOEPBBAY_7_);
//sfrb Spare (0x23BC) /* Not used */
//sfrb Spare (0x23BB) /* Not used */
#define USBOEPBCTX_7_ 0x23BA /* Output Endpoint_7: X-byte count */
sfrb(USBOEPBCTX_7, USBOEPBCTX_7_);
#define USBOEPBBAX_7_ 0x23B9 /* Output Endpoint_7: X-buffer base addr. */
sfrb(USBOEPBBAX_7, USBOEPBBAX_7_);
#define USBOEPCNF_7_ 0x23B8 /* Output Endpoint_7: Configuration */
sfrb(USBOEPCNF_7, USBOEPCNF_7_);
#define USBOEPSIZXY_6_ 0x23B7 /* Output Endpoint_6: X/Y-buffer size */
sfrb(USBOEPSIZXY_6, USBOEPSIZXY_6_);
#define USBOEPBCTY_6_ 0x23B6 /* Output Endpoint_6: Y-byte count */
sfrb(USBOEPBCTY_6, USBOEPBCTY_6_);
#define USBOEPBBAY_6_ 0x23B5 /* Output Endpoint_6: Y-buffer base addr. */
sfrb(USBOEPBBAY_6, USBOEPBBAY_6_);
//sfrb Spare (0x23B4) /* Not used */
//sfrb Spare (0x23B3) /* Not used */
#define USBOEPBCTX_6_ 0x23B2 /* Output Endpoint_6: X-byte count */
sfrb(USBOEPBCTX_6, USBOEPBCTX_6_);
#define USBOEPBBAX_6_ 0x23B1 /* Output Endpoint_6: X-buffer base addr. */
sfrb(USBOEPBBAX_6, USBOEPBBAX_6_);
#define USBOEPCNF_6_ 0x23B0 /* Output Endpoint_6: Configuration */
sfrb(USBOEPCNF_6, USBOEPCNF_6_);
#define USBOEPSIZXY_5_ 0x23AF /* Output Endpoint_5: X/Y-buffer size */
sfrb(USBOEPSIZXY_5, USBOEPSIZXY_5_);
#define USBOEPBCTY_5_ 0x23AE /* Output Endpoint_5: Y-byte count */
sfrb(USBOEPBCTY_5, USBOEPBCTY_5_);
#define USBOEPBBAY_5_ 0x23AD /* Output Endpoint_5: Y-buffer base addr. */
sfrb(USBOEPBBAY_5, USBOEPBBAY_5_);
//sfrb Spare (0x23AC) /* Not used */
//sfrb Spare (0x23AB) /* Not used */
#define USBOEPBCTX_5_ 0x23AA /* Output Endpoint_5: X-byte count */
sfrb(USBOEPBCTX_5, USBOEPBCTX_5_);
#define USBOEPBBAX_5_ 0x23A9 /* Output Endpoint_5: X-buffer base addr. */
sfrb(USBOEPBBAX_5, USBOEPBBAX_5_);
#define USBOEPCNF_5_ 0x23A8 /* Output Endpoint_5: Configuration */
sfrb(USBOEPCNF_5, USBOEPCNF_5_);
#define USBOEPSIZXY_4_ 0x23A7 /* Output Endpoint_4: X/Y-buffer size */
sfrb(USBOEPSIZXY_4, USBOEPSIZXY_4_);
#define USBOEPBCTY_4_ 0x23A6 /* Output Endpoint_4: Y-byte count */
sfrb(USBOEPBCTY_4, USBOEPBCTY_4_);
#define USBOEPBBAY_4_ 0x23A5 /* Output Endpoint_4: Y-buffer base addr. */
sfrb(USBOEPBBAY_4, USBOEPBBAY_4_);
//sfrb Spare (0x23A4) /* Not used */
//sfrb Spare (0x23A3) /* Not used */
#define USBOEPBCTX_4_ 0x23A2 /* Output Endpoint_4: X-byte count */
sfrb(USBOEPBCTX_4, USBOEPBCTX_4_);
#define USBOEPBBAX_4_ 0x23A1 /* Output Endpoint_4: X-buffer base addr. */
sfrb(USBOEPBBAX_4, USBOEPBBAX_4_);
#define USBOEPCNF_4_ 0x23A0 /* Output Endpoint_4: Configuration */
sfrb(USBOEPCNF_4, USBOEPCNF_4_);
#define USBOEPSIZXY_3_ 0x239F /* Output Endpoint_3: X/Y-buffer size */
sfrb(USBOEPSIZXY_3, USBOEPSIZXY_3_);
#define USBOEPBCTY_3_ 0x239E /* Output Endpoint_3: Y-byte count */
sfrb(USBOEPBCTY_3, USBOEPBCTY_3_);
#define USBOEPBBAY_3_ 0x239D /* Output Endpoint_3: Y-buffer base addr. */
sfrb(USBOEPBBAY_3, USBOEPBBAY_3_);
//sfrb Spare (0x239C) /* Not used */
//sfrb Spare (0x239B) /* Not used */
#define USBOEPBCTX_3_ 0x239A /* Output Endpoint_3: X-byte count */
sfrb(USBOEPBCTX_3, USBOEPBCTX_3_);
#define USBOEPBBAX_3_ 0x2399 /* Output Endpoint_3: X-buffer base addr. */
sfrb(USBOEPBBAX_3, USBOEPBBAX_3_);
#define USBOEPCNF_3_ 0x2398 /* Output Endpoint_3: Configuration */
sfrb(USBOEPCNF_3, USBOEPCNF_3_);
#define USBOEPSIZXY_2_ 0x2397 /* Output Endpoint_2: X/Y-buffer size */
sfrb(USBOEPSIZXY_2, USBOEPSIZXY_2_);
#define USBOEPBCTY_2_ 0x2396 /* Output Endpoint_2: Y-byte count */
sfrb(USBOEPBCTY_2, USBOEPBCTY_2_);
#define USBOEPBBAY_2_ 0x2395 /* Output Endpoint_2: Y-buffer base addr. */
sfrb(USBOEPBBAY_2, USBOEPBBAY_2_);
//sfrb Spare (0x2394) /* Not used */
//sfrb Spare (0x2393) /* Not used */
#define USBOEPBCTX_2_ 0x2392 /* Output Endpoint_2: X-byte count */
sfrb(USBOEPBCTX_2, USBOEPBCTX_2_);
#define USBOEPBBAX_2_ 0x2391 /* Output Endpoint_2: X-buffer base addr. */
sfrb(USBOEPBBAX_2, USBOEPBBAX_2_);
#define USBOEPCNF_2_ 0x2390 /* Output Endpoint_2: Configuration */
sfrb(USBOEPCNF_2, USBOEPCNF_2_);
#define USBOEPSIZXY_1_ 0x238F /* Output Endpoint_1: X/Y-buffer size */
sfrb(USBOEPSIZXY_1, USBOEPSIZXY_1_);
#define USBOEPBCTY_1_ 0x238E /* Output Endpoint_1: Y-byte count */
sfrb(USBOEPBCTY_1, USBOEPBCTY_1_);
#define USBOEPBBAY_1_ 0x238D /* Output Endpoint_1: Y-buffer base addr. */
sfrb(USBOEPBBAY_1, USBOEPBBAY_1_);
//sfrb Spare (0x238C) /* Not used */
//sfrb Spare (0x238B) /* Not used */
#define USBOEPBCTX_1_ 0x238A /* Output Endpoint_1: X-byte count */
sfrb(USBOEPBCTX_1, USBOEPBCTX_1_);
#define USBOEPBBAX_1_ 0x2389 /* Output Endpoint_1: X-buffer base addr. */
sfrb(USBOEPBBAX_1, USBOEPBBAX_1_);
#define USBOEPCNF_1_ 0x2388 /* Output Endpoint_1: Configuration */
sfrb(USBOEPCNF_1, USBOEPCNF_1_);
#define USBSUBLK_ 0x2380 /* Setup Packet Block */
sfrb(USBSUBLK, USBSUBLK_);
#define USBIEP0BUF_ 0x2378 /* Input endpoint_0 buffer */
sfrb(USBIEP0BUF, USBIEP0BUF_);
#define USBOEP0BUF_ 0x2370 /* Output endpoint_0 buffer */
sfrb(USBOEP0BUF, USBOEP0BUF_);
#define USBTOPBUFF_ 0x236F /* Top of buffer space */
sfrb(USBTOPBUFF, USBTOPBUFF_);
// (1904 Bytes) /* Buffer space */
#define USBSTABUFF_ 0x1C00 /* Start of buffer space */
sfrb(USBSTABUFF, USBSTABUFF_);
/* USBIEPCNF_n Control Bits */
/* USBOEPCNF_n Control Bits */
//#define RESERVED (0x0001) /* USB - */
//#define RESERVED (0x0001) /* USB - */
#define DBUF (0x0010) /* USB - Double Buffer Enable */
//#define RESERVED (0x0040) /* USB - */
/* USBIEPBCNT_n Control Bits */
/* USBOEPBCNT_n Control Bits */
#define CNT4 (0x0010) /* USB - Byte Count Bit 3 */
#define CNT5 (0x0020) /* USB - Byte Count Bit 3 */
#define CNT6 (0x0040) /* USB - Byte Count Bit 3 */
/************************************************************
* UNIFIED CLOCK SYSTEM
************************************************************/
#define __MSP430_HAS_UCS__ /* Definition to show that Module is available */
#define UCSCTL0_ 0x0160 /* UCS Control Register 0 */
sfrb(UCSCTL0_L, UCSCTL0_);
sfrb(UCSCTL0_H, UCSCTL0_+1);
sfrw(UCSCTL0, UCSCTL0_);
#define UCSCTL1_ 0x0162 /* UCS Control Register 1 */
sfrb(UCSCTL1_L, UCSCTL1_);
sfrb(UCSCTL1_H, UCSCTL1_+1);
sfrw(UCSCTL1, UCSCTL1_);
#define UCSCTL2_ 0x0164 /* UCS Control Register 2 */
sfrb(UCSCTL2_L, UCSCTL2_);
sfrb(UCSCTL2_H, UCSCTL2_+1);
sfrw(UCSCTL2, UCSCTL2_);
#define UCSCTL3_ 0x0166 /* UCS Control Register 3 */
sfrb(UCSCTL3_L, UCSCTL3_);
sfrb(UCSCTL3_H, UCSCTL3_+1);
sfrw(UCSCTL3, UCSCTL3_);
#define UCSCTL4_ 0x0168 /* UCS Control Register 4 */
sfrb(UCSCTL4_L, UCSCTL4_);
sfrb(UCSCTL4_H, UCSCTL4_+1);
sfrw(UCSCTL4, UCSCTL4_);
#define UCSCTL5_ 0x016A /* UCS Control Register 5 */
sfrb(UCSCTL5_L, UCSCTL5_);
sfrb(UCSCTL5_H, UCSCTL5_+1);
sfrw(UCSCTL5, UCSCTL5_);
#define UCSCTL6_ 0x016C /* UCS Control Register 6 */
sfrb(UCSCTL6_L, UCSCTL6_);
sfrb(UCSCTL6_H, UCSCTL6_+1);
sfrw(UCSCTL6, UCSCTL6_);
#define UCSCTL7_ 0x016E /* UCS Control Register 7 */
sfrb(UCSCTL7_L, UCSCTL7_);
sfrb(UCSCTL7_H, UCSCTL7_+1);
sfrw(UCSCTL7, UCSCTL7_);
#define UCSCTL8_ 0x0170 /* UCS Control Register 8 */
sfrb(UCSCTL8_L, UCSCTL8_);
sfrb(UCSCTL8_H, UCSCTL8_+1);
sfrw(UCSCTL8, UCSCTL8_);
/* UCSCTL0 Control Bits */
//#define RESERVED (0x0001) /* RESERVED */
//#define RESERVED (0x0002) /* RESERVED */
//#define RESERVED (0x0004) /* RESERVED */
#define MOD0 (0x0008) /* Modulation Bit Counter Bit : 0 */
#define MOD1 (0x0010) /* Modulation Bit Counter Bit : 1 */
#define MOD2 (0x0020) /* Modulation Bit Counter Bit : 2 */
#define MOD3 (0x0040) /* Modulation Bit Counter Bit : 3 */
#define MOD4 (0x0080) /* Modulation Bit Counter Bit : 4 */
#define DCO0 (0x0100) /* DCO TAP Bit : 0 */
#define DCO1 (0x0200) /* DCO TAP Bit : 1 */
#define DCO2 (0x0400) /* DCO TAP Bit : 2 */
#define DCO3 (0x0800) /* DCO TAP Bit : 3 */
#define DCO4 (0x1000) /* DCO TAP Bit : 4 */
//#define RESERVED (0x2000) /* RESERVED */
//#define RESERVED (0x4000) /* RESERVED */
//#define RESERVED (0x8000) /* RESERVED */
/* UCSCTL0 Control Bits */
//#define RESERVED (0x0001) /* RESERVED */
//#define RESERVED (0x0002) /* RESERVED */
//#define RESERVED (0x0004) /* RESERVED */
#define MOD0_L (0x0008) /* Modulation Bit Counter Bit : 0 */
#define MOD1_L (0x0010) /* Modulation Bit Counter Bit : 1 */
#define MOD2_L (0x0020) /* Modulation Bit Counter Bit : 2 */
#define MOD3_L (0x0040) /* Modulation Bit Counter Bit : 3 */
#define MOD4_L (0x0080) /* Modulation Bit Counter Bit : 4 */
//#define RESERVED (0x2000) /* RESERVED */
//#define RESERVED (0x4000) /* RESERVED */
//#define RESERVED (0x8000) /* RESERVED */
/* UCSCTL0 Control Bits */
//#define RESERVED (0x0001) /* RESERVED */
//#define RESERVED (0x0002) /* RESERVED */
//#define RESERVED (0x0004) /* RESERVED */
#define DCO0_H (0x0001) /* DCO TAP Bit : 0 */
#define DCO1_H (0x0002) /* DCO TAP Bit : 1 */
#define DCO2_H (0x0004) /* DCO TAP Bit : 2 */
#define DCO3_H (0x0008) /* DCO TAP Bit : 3 */
#define DCO4_H (0x0010) /* DCO TAP Bit : 4 */
//#define RESERVED (0x2000) /* RESERVED */
//#define RESERVED (0x4000) /* RESERVED */
//#define RESERVED (0x8000) /* RESERVED */
/* UCSCTL1 Control Bits */
#define DISMOD (0x0001) /* Disable Modulation */
#define DCOR (0x0002) /* DCO External Resistor Select */
//#define RESERVED (0x0004) /* RESERVED */
//#define RESERVED (0x0008) /* RESERVED */
#define DCORSEL0 (0x0010) /* DCO Freq. Range Select Bit : 0 */
#define DCORSEL1 (0x0020) /* DCO Freq. Range Select Bit : 1 */
#define DCORSEL2 (0x0040) /* DCO Freq. Range Select Bit : 2 */
//#define RESERVED (0x0080) /* RESERVED */
//#define RESERVED (0x0100) /* RESERVED */
//#define RESERVED (0x0200) /* RESERVED */
//#define RESERVED (0x0400) /* RESERVED */
//#define RESERVED (0x0800) /* RESERVED */
//#define RESERVED (0x1000) /* RESERVED */
//#define RESERVED (0x2000) /* RESERVED */
//#define RESERVED (0x4000) /* RESERVED */
//#define RESERVED (0x8000) /* RESERVED */
/* UCSCTL1 Control Bits */
#define DISMOD_L (0x0001) /* Disable Modulation */
#define DCOR_L (0x0002) /* DCO External Resistor Select */
//#define RESERVED (0x0004) /* RESERVED */
//#define RESERVED (0x0008) /* RESERVED */
#define DCORSEL0_L (0x0010) /* DCO Freq. Range Select Bit : 0 */
#define DCORSEL1_L (0x0020) /* DCO Freq. Range Select Bit : 1 */
#define DCORSEL2_L (0x0040) /* DCO Freq. Range Select Bit : 2 */
//#define RESERVED (0x0080) /* RESERVED */
//#define RESERVED (0x0100) /* RESERVED */
//#define RESERVED (0x0200) /* RESERVED */
//#define RESERVED (0x0400) /* RESERVED */
//#define RESERVED (0x0800) /* RESERVED */
//#define RESERVED (0x1000) /* RESERVED */
//#define RESERVED (0x2000) /* RESERVED */
//#define RESERVED (0x4000) /* RESERVED */
//#define RESERVED (0x8000) /* RESERVED */
/* UCSCTL1 Control Bits */
//#define RESERVED (0x0004) /* RESERVED */
//#define RESERVED (0x0008) /* RESERVED */
//#define RESERVED (0x0080) /* RESERVED */
//#define RESERVED (0x0100) /* RESERVED */
//#define RESERVED (0x0200) /* RESERVED */
//#define RESERVED (0x0400) /* RESERVED */
//#define RESERVED (0x0800) /* RESERVED */
//#define RESERVED (0x1000) /* RESERVED */
//#define RESERVED (0x2000) /* RESERVED */
//#define RESERVED (0x4000) /* RESERVED */
//#define RESERVED (0x8000) /* RESERVED */
#define DCORSEL_0 (0x0000) /* DCO RSEL 0 */
#define DCORSEL_1 (0x0010) /* DCO RSEL 1 */
#define DCORSEL_2 (0x0020) /* DCO RSEL 2 */
#define DCORSEL_3 (0x0030) /* DCO RSEL 3 */
#define DCORSEL_4 (0x0040) /* DCO RSEL 4 */
#define DCORSEL_5 (0x0050) /* DCO RSEL 5 */
#define DCORSEL_6 (0x0060) /* DCO RSEL 6 */
#define DCORSEL_7 (0x0070) /* DCO RSEL 7 */
/* UCSCTL2 Control Bits */
#define FLLN0 (0x0001) /* FLL Multipier Bit : 0 */
#define FLLN1 (0x0002) /* FLL Multipier Bit : 1 */
#define FLLN2 (0x0004) /* FLL Multipier Bit : 2 */
#define FLLN3 (0x0008) /* FLL Multipier Bit : 3 */
#define FLLN4 (0x0010) /* FLL Multipier Bit : 4 */
#define FLLN5 (0x0020) /* FLL Multipier Bit : 5 */
#define FLLN6 (0x0040) /* FLL Multipier Bit : 6 */
#define FLLN7 (0x0080) /* FLL Multipier Bit : 7 */
#define FLLN8 (0x0100) /* FLL Multipier Bit : 8 */
#define FLLN9 (0x0200) /* FLL Multipier Bit : 9 */
//#define RESERVED (0x0400) /* RESERVED */
//#define RESERVED (0x0800) /* RESERVED */
#define FLLD0 (0x1000) /* Loop Divider Bit : 0 */
#define FLLD1 (0x2000) /* Loop Divider Bit : 1 */
#define FLLD2 (0x4000) /* Loop Divider Bit : 1 */
//#define RESERVED (0x8000) /* RESERVED */
/* UCSCTL2 Control Bits */
#define FLLN0_L (0x0001) /* FLL Multipier Bit : 0 */
#define FLLN1_L (0x0002) /* FLL Multipier Bit : 1 */
#define FLLN2_L (0x0004) /* FLL Multipier Bit : 2 */
#define FLLN3_L (0x0008) /* FLL Multipier Bit : 3 */
#define FLLN4_L (0x0010) /* FLL Multipier Bit : 4 */
#define FLLN5_L (0x0020) /* FLL Multipier Bit : 5 */
#define FLLN6_L (0x0040) /* FLL Multipier Bit : 6 */
#define FLLN7_L (0x0080) /* FLL Multipier Bit : 7 */
//#define RESERVED (0x0400) /* RESERVED */
//#define RESERVED (0x0800) /* RESERVED */
//#define RESERVED (0x8000) /* RESERVED */
/* UCSCTL2 Control Bits */
#define FLLN8_H (0x0001) /* FLL Multipier Bit : 8 */
#define FLLN9_H (0x0002) /* FLL Multipier Bit : 9 */
//#define RESERVED (0x0400) /* RESERVED */
//#define RESERVED (0x0800) /* RESERVED */
#define FLLD0_H (0x0010) /* Loop Divider Bit : 0 */
#define FLLD1_H (0x0020) /* Loop Divider Bit : 1 */
#define FLLD2_H (0x0040) /* Loop Divider Bit : 1 */
//#define RESERVED (0x8000) /* RESERVED */
#define FLLD_0 (0x0000) /* Multiply Selected Loop Freq. 1 */
#define FLLD_1 (0x1000) /* Multiply Selected Loop Freq. 2 */
#define FLLD_2 (0x2000) /* Multiply Selected Loop Freq. 4 */
#define FLLD_3 (0x3000) /* Multiply Selected Loop Freq. 8 */
#define FLLD_4 (0x4000) /* Multiply Selected Loop Freq. 16 */
#define FLLD_5 (0x5000) /* Multiply Selected Loop Freq. 32 */
#define FLLD_6 (0x6000) /* Multiply Selected Loop Freq. 32 */
#define FLLD_7 (0x7000) /* Multiply Selected Loop Freq. 32 */
#define FLLD__1 (0x0000) /* Multiply Selected Loop Freq. By 1 */
#define FLLD__2 (0x1000) /* Multiply Selected Loop Freq. By 2 */
#define FLLD__4 (0x2000) /* Multiply Selected Loop Freq. By 4 */
#define FLLD__8 (0x3000) /* Multiply Selected Loop Freq. By 8 */
#define FLLD__16 (0x4000) /* Multiply Selected Loop Freq. By 16 */
#define FLLD__32 (0x5000) /* Multiply Selected Loop Freq. By 32 */
/* UCSCTL3 Control Bits */
#define FLLREFDIV0 (0x0001) /* Reference Divider Bit : 0 */
#define FLLREFDIV1 (0x0002) /* Reference Divider Bit : 1 */
#define FLLREFDIV2 (0x0004) /* Reference Divider Bit : 2 */
//#define RESERVED (0x0008) /* RESERVED */
#define SELREF0 (0x0010) /* FLL Reference Clock Select Bit : 0 */
#define SELREF1 (0x0020) /* FLL Reference Clock Select Bit : 1 */
#define SELREF2 (0x0040) /* FLL Reference Clock Select Bit : 2 */
//#define RESERVED (0x0080) /* RESERVED */
//#define RESERVED (0x0100) /* RESERVED */
//#define RESERVED (0x0200) /* RESERVED */
//#define RESERVED (0x0400) /* RESERVED */
//#define RESERVED (0x0800) /* RESERVED */
//#define RESERVED (0x1000) /* RESERVED */
//#define RESERVED (0x2000) /* RESERVED */
//#define RESERVED (0x4000) /* RESERVED */
//#define RESERVED (0x8000) /* RESERVED */
/* UCSCTL3 Control Bits */
#define FLLREFDIV0_L (0x0001) /* Reference Divider Bit : 0 */
#define FLLREFDIV1_L (0x0002) /* Reference Divider Bit : 1 */
#define FLLREFDIV2_L (0x0004) /* Reference Divider Bit : 2 */
//#define RESERVED (0x0008) /* RESERVED */
#define SELREF0_L (0x0010) /* FLL Reference Clock Select Bit : 0 */
#define SELREF1_L (0x0020) /* FLL Reference Clock Select Bit : 1 */
#define SELREF2_L (0x0040) /* FLL Reference Clock Select Bit : 2 */
//#define RESERVED (0x0080) /* RESERVED */
//#define RESERVED (0x0100) /* RESERVED */
//#define RESERVED (0x0200) /* RESERVED */
//#define RESERVED (0x0400) /* RESERVED */
//#define RESERVED (0x0800) /* RESERVED */
//#define RESERVED (0x1000) /* RESERVED */
//#define RESERVED (0x2000) /* RESERVED */
//#define RESERVED (0x4000) /* RESERVED */
//#define RESERVED (0x8000) /* RESERVED */
/* UCSCTL3 Control Bits */
//#define RESERVED (0x0008) /* RESERVED */
//#define RESERVED (0x0080) /* RESERVED */
//#define RESERVED (0x0100) /* RESERVED */
//#define RESERVED (0x0200) /* RESERVED */
//#define RESERVED (0x0400) /* RESERVED */
//#define RESERVED (0x0800) /* RESERVED */
//#define RESERVED (0x1000) /* RESERVED */
//#define RESERVED (0x2000) /* RESERVED */
//#define RESERVED (0x4000) /* RESERVED */
//#define RESERVED (0x8000) /* RESERVED */
#define FLLREFDIV_0 (0x0000) /* Reference Divider: f(LFCLK)/1 */
#define FLLREFDIV_1 (0x0001) /* Reference Divider: f(LFCLK)/2 */
#define FLLREFDIV_2 (0x0002) /* Reference Divider: f(LFCLK)/4 */
#define FLLREFDIV_3 (0x0003) /* Reference Divider: f(LFCLK)/8 */
#define FLLREFDIV_4 (0x0004) /* Reference Divider: f(LFCLK)/12 */
#define FLLREFDIV_5 (0x0005) /* Reference Divider: f(LFCLK)/16 */
#define FLLREFDIV_6 (0x0006) /* Reference Divider: f(LFCLK)/16 */
#define FLLREFDIV_7 (0x0007) /* Reference Divider: f(LFCLK)/16 */
#define FLLREFDIV__1 (0x0000) /* Reference Divider: f(LFCLK)/1 */
#define FLLREFDIV__2 (0x0001) /* Reference Divider: f(LFCLK)/2 */
#define FLLREFDIV__4 (0x0002) /* Reference Divider: f(LFCLK)/4 */
#define FLLREFDIV__8 (0x0003) /* Reference Divider: f(LFCLK)/8 */
#define FLLREFDIV__12 (0x0004) /* Reference Divider: f(LFCLK)/12 */
#define FLLREFDIV__16 (0x0005) /* Reference Divider: f(LFCLK)/16 */
#define SELREF_0 (0x0000) /* FLL Reference Clock Select 0 */
#define SELREF_1 (0x0010) /* FLL Reference Clock Select 1 */
#define SELREF_2 (0x0020) /* FLL Reference Clock Select 2 */
#define SELREF_3 (0x0030) /* FLL Reference Clock Select 3 */
#define SELREF_4 (0x0040) /* FLL Reference Clock Select 4 */
#define SELREF_5 (0x0050) /* FLL Reference Clock Select 5 */
#define SELREF_6 (0x0060) /* FLL Reference Clock Select 6 */
#define SELREF_7 (0x0070) /* FLL Reference Clock Select 7 */
#define SELREF__XT1CLK (0x0000) /* Multiply Selected Loop Freq. By XT1CLK */
#define SELREF__REFOCLK (0x0020) /* Multiply Selected Loop Freq. By REFOCLK */
#define SELREF__XT2CLK (0x0050) /* Multiply Selected Loop Freq. By XT2CLK */
/* UCSCTL4 Control Bits */
#define SELM0 (0x0001) /* MCLK Source Select Bit: 0 */
#define SELM1 (0x0002) /* MCLK Source Select Bit: 1 */
#define SELM2 (0x0004) /* MCLK Source Select Bit: 2 */
//#define RESERVED (0x0008) /* RESERVED */
#define SELS0 (0x0010) /* SMCLK Source Select Bit: 0 */
#define SELS1 (0x0020) /* SMCLK Source Select Bit: 1 */
#define SELS2 (0x0040) /* SMCLK Source Select Bit: 2 */
//#define RESERVED (0x0080) /* RESERVED */
#define SELA0 (0x0100) /* ACLK Source Select Bit: 0 */
#define SELA1 (0x0200) /* ACLK Source Select Bit: 1 */
#define SELA2 (0x0400) /* ACLK Source Select Bit: 2 */
//#define RESERVED (0x0800) /* RESERVED */
//#define RESERVED (0x1000) /* RESERVED */
//#define RESERVED (0x2000) /* RESERVED */
//#define RESERVED (0x4000) /* RESERVED */
//#define RESERVED (0x8000) /* RESERVED */
/* UCSCTL4 Control Bits */
#define SELM0_L (0x0001) /* MCLK Source Select Bit: 0 */
#define SELM1_L (0x0002) /* MCLK Source Select Bit: 1 */
#define SELM2_L (0x0004) /* MCLK Source Select Bit: 2 */
//#define RESERVED (0x0008) /* RESERVED */
#define SELS0_L (0x0010) /* SMCLK Source Select Bit: 0 */
#define SELS1_L (0x0020) /* SMCLK Source Select Bit: 1 */
#define SELS2_L (0x0040) /* SMCLK Source Select Bit: 2 */
//#define RESERVED (0x0080) /* RESERVED */
//#define RESERVED (0x0800) /* RESERVED */
//#define RESERVED (0x1000) /* RESERVED */
//#define RESERVED (0x2000) /* RESERVED */
//#define RESERVED (0x4000) /* RESERVED */
//#define RESERVED (0x8000) /* RESERVED */
/* UCSCTL4 Control Bits */
//#define RESERVED (0x0008) /* RESERVED */
//#define RESERVED (0x0080) /* RESERVED */
#define SELA0_H (0x0001) /* ACLK Source Select Bit: 0 */
#define SELA1_H (0x0002) /* ACLK Source Select Bit: 1 */
#define SELA2_H (0x0004) /* ACLK Source Select Bit: 2 */
//#define RESERVED (0x0800) /* RESERVED */
//#define RESERVED (0x1000) /* RESERVED */
//#define RESERVED (0x2000) /* RESERVED */
//#define RESERVED (0x4000) /* RESERVED */
//#define RESERVED (0x8000) /* RESERVED */
#define SELM_0 (0x0000) /* MCLK Source Select 0 */
#define SELM_1 (0x0001) /* MCLK Source Select 1 */
#define SELM_2 (0x0002) /* MCLK Source Select 2 */
#define SELM_3 (0x0003) /* MCLK Source Select 3 */
#define SELM_4 (0x0004) /* MCLK Source Select 4 */
#define SELM_5 (0x0005) /* MCLK Source Select 5 */
#define SELM_6 (0x0006) /* MCLK Source Select 6 */
#define SELM_7 (0x0007) /* MCLK Source Select 7 */
#define SELM__XT1CLK (0x0000) /* MCLK Source Select XT1CLK */
#define SELM__VLOCLK (0x0001) /* MCLK Source Select VLOCLK */
#define SELM__REFOCLK (0x0002) /* MCLK Source Select REFOCLK */
#define SELM__DCOCLK (0x0003) /* MCLK Source Select DCOCLK */
#define SELM__DCOCLKDIV (0x0004) /* MCLK Source Select DCOCLKDIV */
#define SELM__XT2CLK (0x0005) /* MCLK Source Select XT2CLK */
#define SELS_0 (0x0000) /* SMCLK Source Select 0 */
#define SELS_1 (0x0010) /* SMCLK Source Select 1 */
#define SELS_2 (0x0020) /* SMCLK Source Select 2 */
#define SELS_3 (0x0030) /* SMCLK Source Select 3 */
#define SELS_4 (0x0040) /* SMCLK Source Select 4 */
#define SELS_5 (0x0050) /* SMCLK Source Select 5 */
#define SELS_6 (0x0060) /* SMCLK Source Select 6 */
#define SELS_7 (0x0070) /* SMCLK Source Select 7 */
#define SELS__XT1CLK (0x0000) /* SMCLK Source Select XT1CLK */
#define SELS__VLOCLK (0x0010) /* SMCLK Source Select VLOCLK */
#define SELS__REFOCLK (0x0020) /* SMCLK Source Select REFOCLK */
#define SELS__DCOCLK (0x0030) /* SMCLK Source Select DCOCLK */
#define SELS__DCOCLKDIV (0x0040) /* SMCLK Source Select DCOCLKDIV */
#define SELS__XT2CLK (0x0050) /* SMCLK Source Select XT2CLK */
#define SELA_0 (0x0000) /* ACLK Source Select 0 */
#define SELA_1 (0x0100) /* ACLK Source Select 1 */
#define SELA_2 (0x0200) /* ACLK Source Select 2 */
#define SELA_3 (0x0300) /* ACLK Source Select 3 */
#define SELA_4 (0x0400) /* ACLK Source Select 4 */
#define SELA_5 (0x0500) /* ACLK Source Select 5 */
#define SELA_6 (0x0600) /* ACLK Source Select 6 */
#define SELA_7 (0x0700) /* ACLK Source Select 7 */
#define SELA__XT1CLK (0x0000) /* ACLK Source Select XT1CLK */
#define SELA__VLOCLK (0x0100) /* ACLK Source Select VLOCLK */
#define SELA__REFOCLK (0x0200) /* ACLK Source Select REFOCLK */
#define SELA__DCOCLK (0x0300) /* ACLK Source Select DCOCLK */
#define SELA__DCOCLKDIV (0x0400) /* ACLK Source Select DCOCLKDIV */
#define SELA__XT2CLK (0x0500) /* ACLK Source Select XT2CLK */
/* UCSCTL5 Control Bits */
#define DIVM0 (0x0001) /* MCLK Divider Bit: 0 */
#define DIVM1 (0x0002) /* MCLK Divider Bit: 1 */
#define DIVM2 (0x0004) /* MCLK Divider Bit: 2 */
//#define RESERVED (0x0008) /* RESERVED */
#define DIVS0 (0x0010) /* SMCLK Divider Bit: 0 */
#define DIVS1 (0x0020) /* SMCLK Divider Bit: 1 */
#define DIVS2 (0x0040) /* SMCLK Divider Bit: 2 */
//#define RESERVED (0x0080) /* RESERVED */
#define DIVA0 (0x0100) /* ACLK Divider Bit: 0 */
#define DIVA1 (0x0200) /* ACLK Divider Bit: 1 */
#define DIVA2 (0x0400) /* ACLK Divider Bit: 2 */
//#define RESERVED (0x0800) /* RESERVED */
#define DIVPA0 (0x1000) /* ACLK from Pin Divider Bit: 0 */
#define DIVPA1 (0x2000) /* ACLK from Pin Divider Bit: 1 */
#define DIVPA2 (0x4000) /* ACLK from Pin Divider Bit: 2 */
//#define RESERVED (0x8000) /* RESERVED */
/* UCSCTL5 Control Bits */
#define DIVM0_L (0x0001) /* MCLK Divider Bit: 0 */
#define DIVM1_L (0x0002) /* MCLK Divider Bit: 1 */
#define DIVM2_L (0x0004) /* MCLK Divider Bit: 2 */
//#define RESERVED (0x0008) /* RESERVED */
#define DIVS0_L (0x0010) /* SMCLK Divider Bit: 0 */
#define DIVS1_L (0x0020) /* SMCLK Divider Bit: 1 */
#define DIVS2_L (0x0040) /* SMCLK Divider Bit: 2 */
//#define RESERVED (0x0080) /* RESERVED */
//#define RESERVED (0x0800) /* RESERVED */
//#define RESERVED (0x8000) /* RESERVED */
/* UCSCTL5 Control Bits */
//#define RESERVED (0x0008) /* RESERVED */
//#define RESERVED (0x0080) /* RESERVED */
#define DIVA0_H (0x0001) /* ACLK Divider Bit: 0 */
#define DIVA1_H (0x0002) /* ACLK Divider Bit: 1 */
#define DIVA2_H (0x0004) /* ACLK Divider Bit: 2 */
//#define RESERVED (0x0800) /* RESERVED */
#define DIVPA0_H (0x0010) /* ACLK from Pin Divider Bit: 0 */
#define DIVPA1_H (0x0020) /* ACLK from Pin Divider Bit: 1 */
#define DIVPA2_H (0x0040) /* ACLK from Pin Divider Bit: 2 */
//#define RESERVED (0x8000) /* RESERVED */
#define DIVM_0 (0x0000) /* MCLK Source Divider 0 */
#define DIVM_1 (0x0001) /* MCLK Source Divider 1 */
#define DIVM_2 (0x0002) /* MCLK Source Divider 2 */
#define DIVM_3 (0x0003) /* MCLK Source Divider 3 */
#define DIVM_4 (0x0004) /* MCLK Source Divider 4 */
#define DIVM_5 (0x0005) /* MCLK Source Divider 5 */
#define DIVM_6 (0x0006) /* MCLK Source Divider 6 */
#define DIVM_7 (0x0007) /* MCLK Source Divider 7 */
#define DIVM__1 (0x0000) /* MCLK Source Divider f(MCLK)/1 */
#define DIVM__2 (0x0001) /* MCLK Source Divider f(MCLK)/2 */
#define DIVM__4 (0x0002) /* MCLK Source Divider f(MCLK)/4 */
#define DIVM__8 (0x0003) /* MCLK Source Divider f(MCLK)/8 */
#define DIVM__16 (0x0004) /* MCLK Source Divider f(MCLK)/16 */
#define DIVM__32 (0x0005) /* MCLK Source Divider f(MCLK)/32 */
#define DIVS_0 (0x0000) /* SMCLK Source Divider 0 */
#define DIVS_1 (0x0010) /* SMCLK Source Divider 1 */
#define DIVS_2 (0x0020) /* SMCLK Source Divider 2 */
#define DIVS_3 (0x0030) /* SMCLK Source Divider 3 */
#define DIVS_4 (0x0040) /* SMCLK Source Divider 4 */
#define DIVS_5 (0x0050) /* SMCLK Source Divider 5 */
#define DIVS_6 (0x0060) /* SMCLK Source Divider 6 */
#define DIVS_7 (0x0070) /* SMCLK Source Divider 7 */
#define DIVS__1 (0x0000) /* SMCLK Source Divider f(SMCLK)/1 */
#define DIVS__2 (0x0010) /* SMCLK Source Divider f(SMCLK)/2 */
#define DIVS__4 (0x0020) /* SMCLK Source Divider f(SMCLK)/4 */
#define DIVS__8 (0x0030) /* SMCLK Source Divider f(SMCLK)/8 */
#define DIVS__16 (0x0040) /* SMCLK Source Divider f(SMCLK)/16 */
#define DIVS__32 (0x0050) /* SMCLK Source Divider f(SMCLK)/32 */
#define DIVA_0 (0x0000) /* ACLK Source Divider 0 */
#define DIVA_1 (0x0100) /* ACLK Source Divider 1 */
#define DIVA_2 (0x0200) /* ACLK Source Divider 2 */
#define DIVA_3 (0x0300) /* ACLK Source Divider 3 */
#define DIVA_4 (0x0400) /* ACLK Source Divider 4 */
#define DIVA_5 (0x0500) /* ACLK Source Divider 5 */
#define DIVA_6 (0x0600) /* ACLK Source Divider 6 */
#define DIVA_7 (0x0700) /* ACLK Source Divider 7 */
#define DIVA__1 (0x0000) /* ACLK Source Divider f(ACLK)/1 */
#define DIVA__2 (0x0100) /* ACLK Source Divider f(ACLK)/2 */
#define DIVA__4 (0x0200) /* ACLK Source Divider f(ACLK)/4 */
#define DIVA__8 (0x0300) /* ACLK Source Divider f(ACLK)/8 */
#define DIVA__16 (0x0400) /* ACLK Source Divider f(ACLK)/16 */
#define DIVA__32 (0x0500) /* ACLK Source Divider f(ACLK)/32 */
#define DIVPA_0 (0x0000) /* ACLK from Pin Source Divider 0 */
#define DIVPA_1 (0x1000) /* ACLK from Pin Source Divider 1 */
#define DIVPA_2 (0x2000) /* ACLK from Pin Source Divider 2 */
#define DIVPA_3 (0x3000) /* ACLK from Pin Source Divider 3 */
#define DIVPA_4 (0x4000) /* ACLK from Pin Source Divider 4 */
#define DIVPA_5 (0x5000) /* ACLK from Pin Source Divider 5 */
#define DIVPA_6 (0x6000) /* ACLK from Pin Source Divider 6 */
#define DIVPA_7 (0x7000) /* ACLK from Pin Source Divider 7 */
#define DIVPA__1 (0x0000) /* ACLK from Pin Source Divider f(ACLK)/1 */
#define DIVPA__2 (0x1000) /* ACLK from Pin Source Divider f(ACLK)/2 */
#define DIVPA__4 (0x2000) /* ACLK from Pin Source Divider f(ACLK)/4 */
#define DIVPA__8 (0x3000) /* ACLK from Pin Source Divider f(ACLK)/8 */
#define DIVPA__16 (0x4000) /* ACLK from Pin Source Divider f(ACLK)/16 */
#define DIVPA__32 (0x5000) /* ACLK from Pin Source Divider f(ACLK)/32 */
/* UCSCTL6 Control Bits */
#define XT1OFF (0x0001) /* High Frequency Oscillator 1 (XT1) disable */
#define SMCLKOFF (0x0002) /* SMCLK Off */
#define XCAP0 (0x0004) /* XIN/XOUT Cap Bit: 0 */
#define XCAP1 (0x0008) /* XIN/XOUT Cap Bit: 1 */
#define XT1BYPASS (0x0010) /* XT1 bypass mode : 0: internal 1:sourced from external pin */
#define XTS (0x0020) /* 1: Selects high-freq. oscillator */
#define XT1DRIVE0 (0x0040) /* XT1 Drive Level mode Bit 0 */
#define XT1DRIVE1 (0x0080) /* XT1 Drive Level mode Bit 1 */
#define XT2OFF (0x0100) /* High Frequency Oscillator 2 (XT2) disable */
//#define RESERVED (0x0200) /* RESERVED */
//#define RESERVED (0x0400) /* RESERVED */
//#define RESERVED (0x0800) /* RESERVED */
#define XT2BYPASS (0x1000) /* XT2 bypass mode : 0: internal 1:sourced from external pin */
//#define RESERVED (0x2000) /* RESERVED */
#define XT2DRIVE0 (0x4000) /* XT2 Drive Level mode Bit 0 */
#define XT2DRIVE1 (0x8000) /* XT2 Drive Level mode Bit 1 */
/* UCSCTL6 Control Bits */
#define XT1OFF_L (0x0001) /* High Frequency Oscillator 1 (XT1) disable */
#define SMCLKOFF_L (0x0002) /* SMCLK Off */
#define XCAP0_L (0x0004) /* XIN/XOUT Cap Bit: 0 */
#define XCAP1_L (0x0008) /* XIN/XOUT Cap Bit: 1 */
#define XT1BYPASS_L (0x0010) /* XT1 bypass mode : 0: internal 1:sourced from external pin */
#define XTS_L (0x0020) /* 1: Selects high-freq. oscillator */
#define XT1DRIVE0_L (0x0040) /* XT1 Drive Level mode Bit 0 */
#define XT1DRIVE1_L (0x0080) /* XT1 Drive Level mode Bit 1 */
//#define RESERVED (0x0200) /* RESERVED */
//#define RESERVED (0x0400) /* RESERVED */
//#define RESERVED (0x0800) /* RESERVED */
//#define RESERVED (0x2000) /* RESERVED */
/* UCSCTL6 Control Bits */
#define XT2OFF_H (0x0001) /* High Frequency Oscillator 2 (XT2) disable */
//#define RESERVED (0x0200) /* RESERVED */
//#define RESERVED (0x0400) /* RESERVED */
//#define RESERVED (0x0800) /* RESERVED */
#define XT2BYPASS_H (0x0010) /* XT2 bypass mode : 0: internal 1:sourced from external pin */
//#define RESERVED (0x2000) /* RESERVED */
#define XT2DRIVE0_H (0x0040) /* XT2 Drive Level mode Bit 0 */
#define XT2DRIVE1_H (0x0080) /* XT2 Drive Level mode Bit 1 */
#define XCAP_0 (0x0000) /* XIN/XOUT Cap 0 */
#define XCAP_1 (0x0004) /* XIN/XOUT Cap 1 */
#define XCAP_2 (0x0008) /* XIN/XOUT Cap 2 */
#define XCAP_3 (0x000C) /* XIN/XOUT Cap 3 */
#define XT1DRIVE_0 (0x0000) /* XT1 Drive Level mode: 0 */
#define XT1DRIVE_1 (0x0040) /* XT1 Drive Level mode: 1 */
#define XT1DRIVE_2 (0x0080) /* XT1 Drive Level mode: 2 */
#define XT1DRIVE_3 (0x00C0) /* XT1 Drive Level mode: 3 */
#define XT2DRIVE_0 (0x0000) /* XT2 Drive Level mode: 0 */
#define XT2DRIVE_1 (0x4000) /* XT2 Drive Level mode: 1 */
#define XT2DRIVE_2 (0x8000) /* XT2 Drive Level mode: 2 */
#define XT2DRIVE_3 (0xC000) /* XT2 Drive Level mode: 3 */
/* UCSCTL7 Control Bits */
#define DCOFFG (0x0001) /* DCO Fault Flag */
#define XT1LFOFFG (0x0002) /* XT1 Low Frequency Oscillator Fault Flag */
//#define RESERVED (0x0004) /* RESERVED */
#define XT2OFFG (0x0008) /* High Frequency Oscillator 2 Fault Flag */
//#define RESERVED (0x0010) /* RESERVED */
//#define RESERVED (0x0020) /* RESERVED */
//#define RESERVED (0x0040) /* RESERVED */
//#define RESERVED (0x0080) /* RESERVED */
//#define RESERVED (0x0100) /* RESERVED */
//#define RESERVED (0x0200) /* RESERVED */
//#define RESERVED (0x0400) /* RESERVED */
//#define RESERVED (0x0800) /* RESERVED */
//#define RESERVED (0x1000) /* RESERVED */
//#define RESERVED (0x2000) /* RESERVED */
//#define RESERVED (0x4000) /* RESERVED */
//#define RESERVED (0x8000) /* RESERVED */
/* UCSCTL7 Control Bits */
#define DCOFFG_L (0x0001) /* DCO Fault Flag */
#define XT1LFOFFG_L (0x0002) /* XT1 Low Frequency Oscillator Fault Flag */
//#define RESERVED (0x0004) /* RESERVED */
#define XT2OFFG_L (0x0008) /* High Frequency Oscillator 2 Fault Flag */
//#define RESERVED (0x0010) /* RESERVED */
//#define RESERVED (0x0020) /* RESERVED */
//#define RESERVED (0x0040) /* RESERVED */
//#define RESERVED (0x0080) /* RESERVED */
//#define RESERVED (0x0100) /* RESERVED */
//#define RESERVED (0x0200) /* RESERVED */
//#define RESERVED (0x0400) /* RESERVED */
//#define RESERVED (0x0800) /* RESERVED */
//#define RESERVED (0x1000) /* RESERVED */
//#define RESERVED (0x2000) /* RESERVED */
//#define RESERVED (0x4000) /* RESERVED */
//#define RESERVED (0x8000) /* RESERVED */
/* UCSCTL7 Control Bits */
//#define RESERVED (0x0004) /* RESERVED */
//#define RESERVED (0x0010) /* RESERVED */
//#define RESERVED (0x0020) /* RESERVED */
//#define RESERVED (0x0040) /* RESERVED */
//#define RESERVED (0x0080) /* RESERVED */
//#define RESERVED (0x0100) /* RESERVED */
//#define RESERVED (0x0200) /* RESERVED */
//#define RESERVED (0x0400) /* RESERVED */
//#define RESERVED (0x0800) /* RESERVED */
//#define RESERVED (0x1000) /* RESERVED */
//#define RESERVED (0x2000) /* RESERVED */
//#define RESERVED (0x4000) /* RESERVED */
//#define RESERVED (0x8000) /* RESERVED */
/* UCSCTL8 Control Bits */
#define ACLKREQEN (0x0001) /* ACLK Clock Request Enable */
#define MCLKREQEN (0x0002) /* MCLK Clock Request Enable */
#define SMCLKREQEN (0x0004) /* SMCLK Clock Request Enable */
#define MODOSCREQEN (0x0008) /* MODOSC Clock Request Enable */
//#define RESERVED (0x0010) /* RESERVED */
//#define RESERVED (0x0020) /* RESERVED */
//#define RESERVED (0x0040) /* RESERVED */
//#define RESERVED (0x0080) /* RESERVED */
//#define RESERVED (0x0100) /* RESERVED */
//#define RESERVED (0x0200) /* RESERVED */
//#define RESERVED (0x0400) /* RESERVED */
//#define RESERVED (0x0800) /* RESERVED */
//#define RESERVED (0x1000) /* RESERVED */
//#define RESERVED (0x2000) /* RESERVED */
//#define RESERVED (0x4000) /* RESERVED */
//#define RESERVED (0x8000) /* RESERVED */
/* UCSCTL8 Control Bits */
#define ACLKREQEN_L (0x0001) /* ACLK Clock Request Enable */
#define MCLKREQEN_L (0x0002) /* MCLK Clock Request Enable */
#define SMCLKREQEN_L (0x0004) /* SMCLK Clock Request Enable */
#define MODOSCREQEN_L (0x0008) /* MODOSC Clock Request Enable */
//#define RESERVED (0x0010) /* RESERVED */
//#define RESERVED (0x0020) /* RESERVED */
//#define RESERVED (0x0040) /* RESERVED */
//#define RESERVED (0x0080) /* RESERVED */
//#define RESERVED (0x0100) /* RESERVED */
//#define RESERVED (0x0200) /* RESERVED */
//#define RESERVED (0x0400) /* RESERVED */
//#define RESERVED (0x0800) /* RESERVED */
//#define RESERVED (0x1000) /* RESERVED */
//#define RESERVED (0x2000) /* RESERVED */
//#define RESERVED (0x4000) /* RESERVED */
//#define RESERVED (0x8000) /* RESERVED */
/* UCSCTL8 Control Bits */
//#define RESERVED (0x0010) /* RESERVED */
//#define RESERVED (0x0020) /* RESERVED */
//#define RESERVED (0x0040) /* RESERVED */
//#define RESERVED (0x0080) /* RESERVED */
//#define RESERVED (0x0100) /* RESERVED */
//#define RESERVED (0x0200) /* RESERVED */
//#define RESERVED (0x0400) /* RESERVED */
//#define RESERVED (0x0800) /* RESERVED */
//#define RESERVED (0x1000) /* RESERVED */
//#define RESERVED (0x2000) /* RESERVED */
//#define RESERVED (0x4000) /* RESERVED */
//#define RESERVED (0x8000) /* RESERVED */
/************************************************************
* USCI A0
************************************************************/
#define __MSP430_HAS_USCI_A0__ /* Definition to show that Module is available */
#define UCA0CTLW0_ 0x05C0 /* USCI A0 Control Word Register 0 */
sfrb(UCA0CTLW0_L, UCA0CTLW0_);
sfrb(UCA0CTLW0_H, UCA0CTLW0_+1);
sfrw(UCA0CTLW0, UCA0CTLW0_);
#define UCA0CTL1 UCA0CTLW0_L /* USCI A0 Control Register 1 */
#define UCA0CTL0 UCA0CTLW0_H /* USCI A0 Control Register 0 */
#define UCA0BRW_ 0x05C6 /* USCI A0 Baud Word Rate 0 */
sfrb(UCA0BRW_L, UCA0BRW_);
sfrb(UCA0BRW_H, UCA0BRW_+1);
sfrw(UCA0BRW, UCA0BRW_);
#define UCA0BR0 UCA0BRW_L /* USCI A0 Baud Rate 0 */
#define UCA0BR1 UCA0BRW_H /* USCI A0 Baud Rate 1 */
#define UCA0MCTL_ 0x05C8 /* USCI A0 Modulation Control */
sfrb(UCA0MCTL, UCA0MCTL_);
#define UCA0STAT_ 0x05CA /* USCI A0 Status Register */
sfrb(UCA0STAT, UCA0STAT_);
#define UCA0RXBUF_ 0x05CC /* USCI A0 Receive Buffer */
const_sfrb(UCA0RXBUF, UCA0RXBUF_);
#define UCA0TXBUF_ 0x05CE /* USCI A0 Transmit Buffer */
sfrb(UCA0TXBUF, UCA0TXBUF_);
#define UCA0ABCTL_ 0x05D0 /* USCI A0 LIN Control */
sfrb(UCA0ABCTL, UCA0ABCTL_);
#define UCA0IRCTL_ 0x05D2 /* USCI A0 IrDA Transmit Control */
sfrb(UCA0IRCTL_L, UCA0IRCTL_);
sfrb(UCA0IRCTL_H, UCA0IRCTL_+1);
sfrw(UCA0IRCTL, UCA0IRCTL_);
#define UCA0IRTCTL UCA0IRCTL_L /* USCI A0 IrDA Transmit Control */
#define UCA0IRRCTL UCA0IRCTL_H /* USCI A0 IrDA Receive Control */
#define UCA0ICTL_ 0x05DC /* USCI A0 Interrupt Enable Register */
sfrb(UCA0ICTL_L, UCA0ICTL_);
sfrb(UCA0ICTL_H, UCA0ICTL_+1);
sfrw(UCA0ICTL, UCA0ICTL_);
#define UCA0IE UCA0ICTL_L /* USCI A0 Interrupt Enable Register */
#define UCA0IFG UCA0ICTL_H /* USCI A0 Interrupt Flags Register */
#define UCA0IV_ 0x05DE /* USCI A0 Interrupt Vector Register */
sfrw(UCA0IV, UCA0IV_);
/************************************************************
* USCI B0
************************************************************/
#define __MSP430_HAS_USCI_B0__ /* Definition to show that Module is available */
#define UCB0CTLW0_ 0x05E0 /* USCI B0 Control Word Register 0 */
sfrb(UCB0CTLW0_L, UCB0CTLW0_);
sfrb(UCB0CTLW0_H, UCB0CTLW0_+1);
sfrw(UCB0CTLW0, UCB0CTLW0_);
#define UCB0CTL1 UCB0CTLW0_L /* USCI B0 Control Register 1 */
#define UCB0CTL0 UCB0CTLW0_H /* USCI B0 Control Register 0 */
#define UCB0BRW_ 0x05E6 /* USCI B0 Baud Word Rate 0 */
sfrb(UCB0BRW_L, UCB0BRW_);
sfrb(UCB0BRW_H, UCB0BRW_+1);
sfrw(UCB0BRW, UCB0BRW_);
#define UCB0BR0 UCB0BRW_L /* USCI B0 Baud Rate 0 */
#define UCB0BR1 UCB0BRW_H /* USCI B0 Baud Rate 1 */
#define UCB0STAT_ 0x05EA /* USCI B0 Status Register */
sfrb(UCB0STAT, UCB0STAT_);
#define UCB0RXBUF_ 0x05EC /* USCI B0 Receive Buffer */
const_sfrb(UCB0RXBUF, UCB0RXBUF_);
#define UCB0TXBUF_ 0x05EE /* USCI B0 Transmit Buffer */
sfrb(UCB0TXBUF, UCB0TXBUF_);
#define UCB0I2COA_ 0x05F0 /* USCI B0 I2C Own Address */
sfrb(UCB0I2COA_L, UCB0I2COA_);
sfrb(UCB0I2COA_H, UCB0I2COA_+1);
sfrw(UCB0I2COA, UCB0I2COA_);
#define UCB0I2CSA_ 0x05F2 /* USCI B0 I2C Slave Address */
sfrb(UCB0I2CSA_L, UCB0I2CSA_);
sfrb(UCB0I2CSA_H, UCB0I2CSA_+1);
sfrw(UCB0I2CSA, UCB0I2CSA_);
#define UCB0ICTL_ 0x05FC /* USCI B0 Interrupt Enable Register */
sfrb(UCB0ICTL_L, UCB0ICTL_);
sfrb(UCB0ICTL_H, UCB0ICTL_+1);
sfrw(UCB0ICTL, UCB0ICTL_);
#define UCB0IE UCB0ICTL_L /* USCI B0 Interrupt Enable Register */
#define UCB0IFG UCB0ICTL_H /* USCI B0 Interrupt Flags Register */
#define UCB0IV_ 0x05FE /* USCI B0 Interrupt Vector Register */
sfrw(UCB0IV, UCB0IV_);
// UCAxCTL0 UART-Mode Control Bits
#define UCPEN (0x80) /* Async. Mode: Parity enable */
#define UCPAR (0x40) /* Async. Mode: Parity 0:odd / 1:even */
#define UCMSB (0x20) /* Async. Mode: MSB first 0:LSB / 1:MSB */
#define UC7BIT (0x10) /* Async. Mode: Data Bits 0:8-bits / 1:7-bits */
#define UCSPB (0x08) /* Async. Mode: Stop Bits 0:one / 1: two */
#define UCMODE1 (0x04) /* Async. Mode: USCI Mode 1 */
#define UCMODE0 (0x02) /* Async. Mode: USCI Mode 0 */
#define UCSYNC (0x01) /* Sync-Mode 0:UART-Mode / 1:SPI-Mode */
// UCxxCTL0 SPI-Mode Control Bits
#define UCCKPH (0x80) /* Sync. Mode: Clock Phase */
#define UCCKPL (0x40) /* Sync. Mode: Clock Polarity */
#define UCMST (0x08) /* Sync. Mode: Master Select */
// UCBxCTL0 I2C-Mode Control Bits
#define UCA10 (0x80) /* 10-bit Address Mode */
#define UCSLA10 (0x40) /* 10-bit Slave Address Mode */
#define UCMM (0x20) /* Multi-Master Environment */
//#define res (0x10) /* reserved */
#define UCMODE_0 (0x00) /* Sync. Mode: USCI Mode: 0 */
#define UCMODE_1 (0x02) /* Sync. Mode: USCI Mode: 1 */
#define UCMODE_2 (0x04) /* Sync. Mode: USCI Mode: 2 */
#define UCMODE_3 (0x06) /* Sync. Mode: USCI Mode: 3 */
// UCAxCTL1 UART-Mode Control Bits
#define UCSSEL1 (0x80) /* USCI 0 Clock Source Select 1 */
#define UCSSEL0 (0x40) /* USCI 0 Clock Source Select 0 */
#define UCRXEIE (0x20) /* RX Error interrupt enable */
#define UCBRKIE (0x10) /* Break interrupt enable */
#define UCDORM (0x08) /* Dormant (Sleep) Mode */
#define UCTXADDR (0x04) /* Send next Data as Address */
#define UCTXBRK (0x02) /* Send next Data as Break */
#define UCSWRST (0x01) /* USCI Software Reset */
// UCxxCTL1 SPI-Mode Control Bits
//#define res (0x20) /* reserved */
//#define res (0x10) /* reserved */
//#define res (0x08) /* reserved */
//#define res (0x04) /* reserved */
//#define res (0x02) /* reserved */
// UCBxCTL1 I2C-Mode Control Bits
//#define res (0x20) /* reserved */
#define UCTR (0x10) /* Transmit/Receive Select/Flag */
#define UCTXNACK (0x08) /* Transmit NACK */
#define UCTXSTP (0x04) /* Transmit STOP */
#define UCTXSTT (0x02) /* Transmit START */
#define UCSSEL_0 (0x00) /* USCI 0 Clock Source: 0 */
#define UCSSEL_1 (0x40) /* USCI 0 Clock Source: 1 */
#define UCSSEL_2 (0x80) /* USCI 0 Clock Source: 2 */
#define UCSSEL_3 (0xC0) /* USCI 0 Clock Source: 3 */
#define UCSSEL__UCLK (0x00) /* USCI 0 Clock Source: UCLK */
#define UCSSEL__ACLK (0x40) /* USCI 0 Clock Source: ACLK */
#define UCSSEL__SMCLK (0x80) /* USCI 0 Clock Source: SMCLK */
/* UCAxMCTL Control Bits */
#define UCBRF3 (0x80) /* USCI First Stage Modulation Select 3 */
#define UCBRF2 (0x40) /* USCI First Stage Modulation Select 2 */
#define UCBRF1 (0x20) /* USCI First Stage Modulation Select 1 */
#define UCBRF0 (0x10) /* USCI First Stage Modulation Select 0 */
#define UCBRS2 (0x08) /* USCI Second Stage Modulation Select 2 */
#define UCBRS1 (0x04) /* USCI Second Stage Modulation Select 1 */
#define UCBRS0 (0x02) /* USCI Second Stage Modulation Select 0 */
#define UCOS16 (0x01) /* USCI 16-times Oversampling enable */
#define UCBRF_0 (0x00) /* USCI First Stage Modulation: 0 */
#define UCBRF_1 (0x10) /* USCI First Stage Modulation: 1 */
#define UCBRF_2 (0x20) /* USCI First Stage Modulation: 2 */
#define UCBRF_3 (0x30) /* USCI First Stage Modulation: 3 */
#define UCBRF_4 (0x40) /* USCI First Stage Modulation: 4 */
#define UCBRF_5 (0x50) /* USCI First Stage Modulation: 5 */
#define UCBRF_6 (0x60) /* USCI First Stage Modulation: 6 */
#define UCBRF_7 (0x70) /* USCI First Stage Modulation: 7 */
#define UCBRF_8 (0x80) /* USCI First Stage Modulation: 8 */
#define UCBRF_9 (0x90) /* USCI First Stage Modulation: 9 */
#define UCBRF_10 (0xA0) /* USCI First Stage Modulation: A */
#define UCBRF_11 (0xB0) /* USCI First Stage Modulation: B */
#define UCBRF_12 (0xC0) /* USCI First Stage Modulation: C */
#define UCBRF_13 (0xD0) /* USCI First Stage Modulation: D */
#define UCBRF_14 (0xE0) /* USCI First Stage Modulation: E */
#define UCBRF_15 (0xF0) /* USCI First Stage Modulation: F */
#define UCBRS_0 (0x00) /* USCI Second Stage Modulation: 0 */
#define UCBRS_1 (0x02) /* USCI Second Stage Modulation: 1 */
#define UCBRS_2 (0x04) /* USCI Second Stage Modulation: 2 */
#define UCBRS_3 (0x06) /* USCI Second Stage Modulation: 3 */
#define UCBRS_4 (0x08) /* USCI Second Stage Modulation: 4 */
#define UCBRS_5 (0x0A) /* USCI Second Stage Modulation: 5 */
#define UCBRS_6 (0x0C) /* USCI Second Stage Modulation: 6 */
#define UCBRS_7 (0x0E) /* USCI Second Stage Modulation: 7 */
/* UCAxSTAT Control Bits */
#define UCLISTEN (0x80) /* USCI Listen mode */
#define UCFE (0x40) /* USCI Frame Error Flag */
#define UCOE (0x20) /* USCI Overrun Error Flag */
#define UCPE (0x10) /* USCI Parity Error Flag */
#define UCBRK (0x08) /* USCI Break received */
#define UCRXERR (0x04) /* USCI RX Error Flag */
#define UCADDR (0x02) /* USCI Address received Flag */
#define UCBUSY (0x01) /* USCI Busy Flag */
#define UCIDLE (0x02) /* USCI Idle line detected Flag */
/* UCBxSTAT Control Bits */
#define UCSCLLOW (0x40) /* SCL low */
#define UCGC (0x20) /* General Call address received Flag */
#define UCBBUSY (0x10) /* Bus Busy Flag */
/* UCAxIRTCTL Control Bits */
#define UCIRTXPL5 (0x80) /* IRDA Transmit Pulse Length 5 */
#define UCIRTXPL4 (0x40) /* IRDA Transmit Pulse Length 4 */
#define UCIRTXPL3 (0x20) /* IRDA Transmit Pulse Length 3 */
#define UCIRTXPL2 (0x10) /* IRDA Transmit Pulse Length 2 */
#define UCIRTXPL1 (0x08) /* IRDA Transmit Pulse Length 1 */
#define UCIRTXPL0 (0x04) /* IRDA Transmit Pulse Length 0 */
#define UCIRTXCLK (0x02) /* IRDA Transmit Pulse Clock Select */
#define UCIREN (0x01) /* IRDA Encoder/Decoder enable */
/* UCAxIRRCTL Control Bits */
#define UCIRRXFL5 (0x80) /* IRDA Receive Filter Length 5 */
#define UCIRRXFL4 (0x40) /* IRDA Receive Filter Length 4 */
#define UCIRRXFL3 (0x20) /* IRDA Receive Filter Length 3 */
#define UCIRRXFL2 (0x10) /* IRDA Receive Filter Length 2 */
#define UCIRRXFL1 (0x08) /* IRDA Receive Filter Length 1 */
#define UCIRRXFL0 (0x04) /* IRDA Receive Filter Length 0 */
#define UCIRRXPL (0x02) /* IRDA Receive Input Polarity */
#define UCIRRXFE (0x01) /* IRDA Receive Filter enable */
/* UCAxABCTL Control Bits */
//#define res (0x80) /* reserved */
//#define res (0x40) /* reserved */
#define UCDELIM1 (0x20) /* Break Sync Delimiter 1 */
#define UCDELIM0 (0x10) /* Break Sync Delimiter 0 */
#define UCSTOE (0x08) /* Sync-Field Timeout error */
#define UCBTOE (0x04) /* Break Timeout error */
//#define res (0x02) /* reserved */
#define UCABDEN (0x01) /* Auto Baud Rate detect enable */
/* UCBxI2COA Control Bits */
#define UCGCEN (0x8000) /* I2C General Call enable */
#define UCOA9 (0x0200) /* I2C Own Address 9 */
#define UCOA8 (0x0100) /* I2C Own Address 8 */
#define UCOA7 (0x0080) /* I2C Own Address 7 */
#define UCOA6 (0x0040) /* I2C Own Address 6 */
#define UCOA5 (0x0020) /* I2C Own Address 5 */
#define UCOA4 (0x0010) /* I2C Own Address 4 */
#define UCOA3 (0x0008) /* I2C Own Address 3 */
#define UCOA2 (0x0004) /* I2C Own Address 2 */
#define UCOA1 (0x0002) /* I2C Own Address 1 */
#define UCOA0 (0x0001) /* I2C Own Address 0 */
/* UCBxI2COA Control Bits */
#define UCOA7_L (0x0080) /* I2C Own Address 7 */
#define UCOA6_L (0x0040) /* I2C Own Address 6 */
#define UCOA5_L (0x0020) /* I2C Own Address 5 */
#define UCOA4_L (0x0010) /* I2C Own Address 4 */
#define UCOA3_L (0x0008) /* I2C Own Address 3 */
#define UCOA2_L (0x0004) /* I2C Own Address 2 */
#define UCOA1_L (0x0002) /* I2C Own Address 1 */
#define UCOA0_L (0x0001) /* I2C Own Address 0 */
/* UCBxI2COA Control Bits */
#define UCGCEN_H (0x0080) /* I2C General Call enable */
#define UCOA9_H (0x0002) /* I2C Own Address 9 */
#define UCOA8_H (0x0001) /* I2C Own Address 8 */
/* UCBxI2CSA Control Bits */
#define UCSA9 (0x0200) /* I2C Slave Address 9 */
#define UCSA8 (0x0100) /* I2C Slave Address 8 */
#define UCSA7 (0x0080) /* I2C Slave Address 7 */
#define UCSA6 (0x0040) /* I2C Slave Address 6 */
#define UCSA5 (0x0020) /* I2C Slave Address 5 */
#define UCSA4 (0x0010) /* I2C Slave Address 4 */
#define UCSA3 (0x0008) /* I2C Slave Address 3 */
#define UCSA2 (0x0004) /* I2C Slave Address 2 */
#define UCSA1 (0x0002) /* I2C Slave Address 1 */
#define UCSA0 (0x0001) /* I2C Slave Address 0 */
/* UCBxI2CSA Control Bits */
#define UCSA7_L (0x0080) /* I2C Slave Address 7 */
#define UCSA6_L (0x0040) /* I2C Slave Address 6 */
#define UCSA5_L (0x0020) /* I2C Slave Address 5 */
#define UCSA4_L (0x0010) /* I2C Slave Address 4 */
#define UCSA3_L (0x0008) /* I2C Slave Address 3 */
#define UCSA2_L (0x0004) /* I2C Slave Address 2 */
#define UCSA1_L (0x0002) /* I2C Slave Address 1 */
#define UCSA0_L (0x0001) /* I2C Slave Address 0 */
/* UCBxI2CSA Control Bits */
#define UCSA9_H (0x0002) /* I2C Slave Address 9 */
#define UCSA8_H (0x0001) /* I2C Slave Address 8 */
/* UCAxIE Control Bits */
#define UCTXIE (0x0002) /* USCI Transmit Interrupt Enable */
#define UCRXIE (0x0001) /* USCI Receive Interrupt Enable */
/* UCBxIE Control Bits */
#define UCNACKIE (0x0020) /* NACK Condition interrupt enable */
#define UCALIE (0x0010) /* Arbitration Lost interrupt enable */
#define UCSTPIE (0x0008) /* STOP Condition interrupt enable */
#define UCSTTIE (0x0004) /* START Condition interrupt enable */
#define UCTXIE (0x0002) /* USCI Transmit Interrupt Enable */
#define UCRXIE (0x0001) /* USCI Receive Interrupt Enable */
/* UCAxIFG Control Bits */
#define UCTXIFG (0x0002) /* USCI Transmit Interrupt Flag */
#define UCRXIFG (0x0001) /* USCI Receive Interrupt Flag */
/* UCBxIFG Control Bits */
#define UCNACKIFG (0x0020) /* NAK Condition interrupt Flag */
#define UCALIFG (0x0010) /* Arbitration Lost interrupt Flag */
#define UCSTPIFG (0x0008) /* STOP Condition interrupt Flag */
#define UCSTTIFG (0x0004) /* START Condition interrupt Flag */
#define UCTXIFG (0x0002) /* USCI Transmit Interrupt Flag */
#define UCRXIFG (0x0001) /* USCI Receive Interrupt Flag */
/* USCI Definitions */
#define USCI_NONE (0x0000) /* No Interrupt pending */
#define USCI_UCRXIFG (0x0002) /* USCI UCRXIFG */
#define USCI_UCTXIFG (0x0004) /* USCI UCTXIFG */
#define USCI_I2C_UCALIFG (0x0002) /* USCI I2C Mode: UCALIFG */
#define USCI_I2C_UCNACKIFG (0x0004) /* USCI I2C Mode: UCNACKIFG */
#define USCI_I2C_UCSTTIFG (0x0006) /* USCI I2C Mode: UCSTTIFG*/
#define USCI_I2C_UCSTPIFG (0x0008) /* USCI I2C Mode: UCSTPIFG*/
#define USCI_I2C_UCRXIFG (0x000A) /* USCI I2C Mode: UCRXIFG */
#define USCI_I2C_UCTXIFG (0x000C) /* USCI I2C Mode: UCTXIFG */
/************************************************************
* USCI A1
************************************************************/
#define __MSP430_HAS_USCI_A1__ /* Definition to show that Module is available */
#define UCA1CTLW0_ 0x0600 /* USCI A1 Control Word Register 0 */
sfrb(UCA1CTLW0_L, UCA1CTLW0_);
sfrb(UCA1CTLW0_H, UCA1CTLW0_+1);
sfrw(UCA1CTLW0, UCA1CTLW0_);
#define UCA1CTL1 UCA1CTLW0_L /* USCI A1 Control Register 1 */
#define UCA1CTL0 UCA1CTLW0_H /* USCI A1 Control Register 0 */
#define UCA1BRW_ 0x0606 /* USCI A1 Baud Word Rate 0 */
sfrb(UCA1BRW_L, UCA1BRW_);
sfrb(UCA1BRW_H, UCA1BRW_+1);
sfrw(UCA1BRW, UCA1BRW_);
#define UCA1BR0 UCA1BRW_L /* USCI A1 Baud Rate 0 */
#define UCA1BR1 UCA1BRW_H /* USCI A1 Baud Rate 1 */
#define UCA1MCTL_ 0x0608 /* USCI A1 Modulation Control */
sfrb(UCA1MCTL, UCA1MCTL_);
#define UCA1STAT_ 0x060A /* USCI A1 Status Register */
sfrb(UCA1STAT, UCA1STAT_);
#define UCA1RXBUF_ 0x060C /* USCI A1 Receive Buffer */
const_sfrb(UCA1RXBUF, UCA1RXBUF_);
#define UCA1TXBUF_ 0x060E /* USCI A1 Transmit Buffer */
sfrb(UCA1TXBUF, UCA1TXBUF_);
#define UCA1ABCTL_ 0x0610 /* USCI A1 LIN Control */
sfrb(UCA1ABCTL, UCA1ABCTL_);
#define UCA1IRCTL_ 0x0612 /* USCI A1 IrDA Transmit Control */
sfrb(UCA1IRCTL_L, UCA1IRCTL_);
sfrb(UCA1IRCTL_H, UCA1IRCTL_+1);
sfrw(UCA1IRCTL, UCA1IRCTL_);
#define UCA1IRTCTL UCA1IRCTL_L /* USCI A1 IrDA Transmit Control */
#define UCA1IRRCTL UCA1IRCTL_H /* USCI A1 IrDA Receive Control */
#define UCA1ICTL_ 0x061C /* USCI A1 Interrupt Enable Register */
sfrb(UCA1ICTL_L, UCA1ICTL_);
sfrb(UCA1ICTL_H, UCA1ICTL_+1);
sfrw(UCA1ICTL, UCA1ICTL_);
#define UCA1IE UCA1ICTL_L /* USCI A1 Interrupt Enable Register */
#define UCA1IFG UCA1ICTL_H /* USCI A1 Interrupt Flags Register */
#define UCA1IV_ 0x061E /* USCI A1 Interrupt Vector Register */
sfrw(UCA1IV, UCA1IV_);
/************************************************************
* USCI B1
************************************************************/
#define __MSP430_HAS_USCI_B1__ /* Definition to show that Module is available */
#define UCB1CTLW0_ 0x0620 /* USCI B1 Control Word Register 0 */
sfrb(UCB1CTLW0_L, UCB1CTLW0_);
sfrb(UCB1CTLW0_H, UCB1CTLW0_+1);
sfrw(UCB1CTLW0, UCB1CTLW0_);
#define UCB1CTL1 UCB1CTLW0_L /* USCI B1 Control Register 1 */
#define UCB1CTL0 UCB1CTLW0_H /* USCI B1 Control Register 0 */
#define UCB1BRW_ 0x0626 /* USCI B1 Baud Word Rate 0 */
sfrb(UCB1BRW_L, UCB1BRW_);
sfrb(UCB1BRW_H, UCB1BRW_+1);
sfrw(UCB1BRW, UCB1BRW_);
#define UCB1BR0 UCB1BRW_L /* USCI B1 Baud Rate 0 */
#define UCB1BR1 UCB1BRW_H /* USCI B1 Baud Rate 1 */
#define UCB1STAT_ 0x062A /* USCI B1 Status Register */
sfrb(UCB1STAT, UCB1STAT_);
#define UCB1RXBUF_ 0x062C /* USCI B1 Receive Buffer */
const_sfrb(UCB1RXBUF, UCB1RXBUF_);
#define UCB1TXBUF_ 0x062E /* USCI B1 Transmit Buffer */
sfrb(UCB1TXBUF, UCB1TXBUF_);
#define UCB1I2COA_ 0x0630 /* USCI B1 I2C Own Address */
sfrb(UCB1I2COA_L, UCB1I2COA_);
sfrb(UCB1I2COA_H, UCB1I2COA_+1);
sfrw(UCB1I2COA, UCB1I2COA_);
#define UCB1I2CSA_ 0x0632 /* USCI B1 I2C Slave Address */
sfrb(UCB1I2CSA_L, UCB1I2CSA_);
sfrb(UCB1I2CSA_H, UCB1I2CSA_+1);
sfrw(UCB1I2CSA, UCB1I2CSA_);
#define UCB1ICTL_ 0x063C /* USCI B1 Interrupt Enable Register */
sfrb(UCB1ICTL_L, UCB1ICTL_);
sfrb(UCB1ICTL_H, UCB1ICTL_+1);
sfrw(UCB1ICTL, UCB1ICTL_);
#define UCB1IE UCB1ICTL_L /* USCI B1 Interrupt Enable Register */
#define UCB1IFG UCB1ICTL_H /* USCI B1 Interrupt Flags Register */
#define UCB1IV_ 0x063E /* USCI B1 Interrupt Vector Register */
sfrw(UCB1IV, UCB1IV_);
/************************************************************
* WATCHDOG TIMER A
************************************************************/
#define __MSP430_HAS_WDT_A__ /* Definition to show that Module is available */
#define WDTCTL_ 0x015C /* Watchdog Timer Control */
sfrb(WDTCTL_L, WDTCTL_);
sfrb(WDTCTL_H, WDTCTL_+1);
sfrw(WDTCTL, WDTCTL_);
/* The bit names have been prefixed with "WDT" */
/* WDTCTL Control Bits */
#define WDTIS0 0x0001 /* WDT - Timer Interval Select 0 */
#define WDTIS1 0x0002 /* WDT - Timer Interval Select 1 */
#define WDTIS2 0x0004 /* WDT - Timer Interval Select 2 */
#define WDTCNTCL 0x0008 /* WDT - Timer Clear */
#define WDTTMSEL 0x0010 /* WDT - Timer Mode Select */
#define WDTSSEL0 0x0020 /* WDT - Timer Clock Source Select 0 */
#define WDTSSEL1 0x0040 /* WDT - Timer Clock Source Select 1 */
#define WDTHOLD 0x0080 /* WDT - Timer hold */
/* WDTCTL Control Bits */
#define WDTIS0_L 0x0001 /* WDT - Timer Interval Select 0 */
#define WDTIS1_L 0x0002 /* WDT - Timer Interval Select 1 */
#define WDTIS2_L 0x0004 /* WDT - Timer Interval Select 2 */
#define WDTCNTCL_L 0x0008 /* WDT - Timer Clear */
#define WDTTMSEL_L 0x0010 /* WDT - Timer Mode Select */
#define WDTSSEL0_L 0x0020 /* WDT - Timer Clock Source Select 0 */
#define WDTSSEL1_L 0x0040 /* WDT - Timer Clock Source Select 1 */
#define WDTHOLD_L 0x0080 /* WDT - Timer hold */
/* WDTCTL Control Bits */
#define WDTPW 0x5A00
#define WDTIS_0 (0U*0x0001) /* WDT - Timer Interval Select: /2G */
#define WDTIS_1 (1U*0x0001) /* WDT - Timer Interval Select: /128M */
#define WDTIS_2 (2U*0x0001) /* WDT - Timer Interval Select: /8192k */
#define WDTIS_3 (3U*0x0001) /* WDT - Timer Interval Select: /512k */
#define WDTIS_4 (4U*0x0001) /* WDT - Timer Interval Select: /32k */
#define WDTIS_5 (5U*0x0001) /* WDT - Timer Interval Select: /8192 */
#define WDTIS_6 (6U*0x0001) /* WDT - Timer Interval Select: /512 */
#define WDTIS_7 (7U*0x0001) /* WDT - Timer Interval Select: /64 */
#define WDTIS__2G (0U*0x0001) /* WDT - Timer Interval Select: /2G */
#define WDTIS__128M (1U*0x0001) /* WDT - Timer Interval Select: /128M */
#define WDTIS__8192K (2U*0x0001) /* WDT - Timer Interval Select: /8192k */
#define WDTIS__512K (3U*0x0001) /* WDT - Timer Interval Select: /512k */
#define WDTIS__32K (4U*0x0001) /* WDT - Timer Interval Select: /32k */
#define WDTIS__8192 (5U*0x0001) /* WDT - Timer Interval Select: /8192 */
#define WDTIS__512 (6U*0x0001) /* WDT - Timer Interval Select: /512 */
#define WDTIS__64 (7U*0x0001) /* WDT - Timer Interval Select: /64 */
#define WDTSSEL_0 (0U*0x0020) /* WDT - Timer Clock Source Select: SMCLK */
#define WDTSSEL_1 (1U*0x0020) /* WDT - Timer Clock Source Select: ACLK */
#define WDTSSEL_2 (2U*0x0020) /* WDT - Timer Clock Source Select: VLO_CLK */
#define WDTSSEL_3 (3U*0x0020) /* WDT - Timer Clock Source Select: reserved */
#define WDTSSEL__SMCLK (0U*0x0020) /* WDT - Timer Clock Source Select: SMCLK */
#define WDTSSEL__ACLK (1U*0x0020) /* WDT - Timer Clock Source Select: ACLK */
#define WDTSSEL__VLO (2U*0x0020) /* WDT - Timer Clock Source Select: VLO_CLK */
/* WDT-interval times [1ms] coded with Bits 0-2 */
/* WDT is clocked by fSMCLK (assumed 1MHz) */
#define WDT_MDLY_32 (WDTPW+WDTTMSEL+WDTCNTCL+WDTIS2) /* 32ms interval (default) */
#define WDT_MDLY_8 (WDTPW+WDTTMSEL+WDTCNTCL+WDTIS2+WDTIS0) /* 8ms " */
#define WDT_MDLY_0_5 (WDTPW+WDTTMSEL+WDTCNTCL+WDTIS2+WDTIS1) /* 0.5ms " */
#define WDT_MDLY_0_064 (WDTPW+WDTTMSEL+WDTCNTCL+WDTIS2+WDTIS1+WDTIS0) /* 0.064ms " */
/* WDT is clocked by fACLK (assumed 32KHz) */
#define WDT_ADLY_1000 (WDTPW+WDTTMSEL+WDTCNTCL+WDTIS2+WDTSSEL0) /* 1000ms " */
#define WDT_ADLY_250 (WDTPW+WDTTMSEL+WDTCNTCL+WDTIS2+WDTSSEL0+WDTIS0) /* 250ms " */
#define WDT_ADLY_16 (WDTPW+WDTTMSEL+WDTCNTCL+WDTIS2+WDTSSEL0+WDTIS1) /* 16ms " */
#define WDT_ADLY_1_9 (WDTPW+WDTTMSEL+WDTCNTCL+WDTIS2+WDTSSEL0+WDTIS1+WDTIS0) /* 1.9ms " */
/* Watchdog mode -> reset after expired time */
/* WDT is clocked by fSMCLK (assumed 1MHz) */
#define WDT_MRST_32 (WDTPW+WDTCNTCL+WDTIS2) /* 32ms interval (default) */
#define WDT_MRST_8 (WDTPW+WDTCNTCL+WDTIS2+WDTIS0) /* 8ms " */
#define WDT_MRST_0_5 (WDTPW+WDTCNTCL+WDTIS2+WDTIS1) /* 0.5ms " */
#define WDT_MRST_0_064 (WDTPW+WDTCNTCL+WDTIS2+WDTIS1+WDTIS0) /* 0.064ms " */
/* WDT is clocked by fACLK (assumed 32KHz) */
#define WDT_ARST_1000 (WDTPW+WDTCNTCL+WDTSSEL0+WDTIS2) /* 1000ms " */
#define WDT_ARST_250 (WDTPW+WDTCNTCL+WDTSSEL0+WDTIS2+WDTIS0) /* 250ms " */
#define WDT_ARST_16 (WDTPW+WDTCNTCL+WDTSSEL0+WDTIS2+WDTIS1) /* 16ms " */
#define WDT_ARST_1_9 (WDTPW+WDTCNTCL+WDTSSEL0+WDTIS2+WDTIS1+WDTIS0) /* 1.9ms " */
/************************************************************
* TLV Descriptors
************************************************************/
#define __MSP430_HAS_TLV__ /* Definition to show that Module is available */
#define TLV_START 0x1A08 /* Start Address of the TLV structure */
#define TLV_END 0x1AFF /* End Address of the TLV structure */
#define TLV_LDTAG 0x01 /* Legacy descriptor (1xx, 2xx, 4xx families) */
#define TLV_PDTAG 0x02 /* Peripheral discovery descriptor */
#define TLV_Reserved3 0x03 /* Future usage */
#define TLV_Reserved4 0x04 /* Future usage */
#define TLV_BLANK 0x05 /* Blank descriptor */
#define TLV_Reserved6 0x06 /* Future usage */
#define TLV_Reserved7 0x07 /* Serial Number */
#define TLV_DIERECORD 0x08 /* Die Record */
#define TLV_ADCCAL 0x11 /* ADC calibration */
#define TLV_REFCAL 0x12 /* REF calibration */
#define TLV_TAGEXT 0xFE /* Tag extender */
#define TLV_TAGEND 0xFF // Tag End of Table
/************************************************************
* Interrupt Vectors (offset from 0xFF80)
************************************************************/
#define RTC_VECTOR 0x52 /* 0xFFD2 RTC */
#define PORT2_VECTOR 0x54 /* 0xFFD4 Port 2 */
#define TIMER2_A1_VECTOR 0x56 /* 0xFFD6 Timer0_A5 CC1-4, TA */
#define TIMER2_A0_VECTOR 0x58 /* 0xFFD8 Timer0_A5 CC0 */
#define USCI_B1_VECTOR 0x5A /* 0xFFDA USCI B1 Receive/Transmit */
#define USCI_A1_VECTOR 0x5C /* 0xFFDC USCI A1 Receive/Transmit */
#define PORT1_VECTOR 0x5E /* 0xFFDE Port 1 */
#define TIMER1_A1_VECTOR 0x60 /* 0xFFE0 Timer1_A3 CC1-2, TA1 */
#define TIMER1_A0_VECTOR 0x62 /* 0xFFE2 Timer1_A3 CC0 */
#define DMA_VECTOR 0x64 /* 0xFFE4 DMA */
#define USB_UBM_VECTOR 0x66 /* 0xFFE6 USB Timer / cable event / USB reset */
#define TIMER0_A1_VECTOR 0x68 /* 0xFFE8 Timer0_A5 CC1-4, TA */
#define TIMER0_A0_VECTOR 0x6A /* 0xFFEA Timer0_A5 CC0 */
#define ADC12_VECTOR 0x6C /* 0xFFEC ADC */
#define USCI_B0_VECTOR 0x6E /* 0xFFEE USCI B0 Receive/Transmit */
#define USCI_A0_VECTOR 0x70 /* 0xFFF0 USCI A0 Receive/Transmit */
#define WDT_VECTOR 0x72 /* 0xFFF2 Watchdog Timer */
#define TIMER0_B1_VECTOR 0x74 /* 0xFFF4 Timer0_B7 CC1-6, TB */
#define TIMER0_B0_VECTOR 0x76 /* 0xFFF6 Timer0_B7 CC0 */
#define COMP_B_VECTOR 0x78 /* 0xFFF8 Comparator B */
#define UNMI_VECTOR 0x7A /* 0xFFFA User Non-maskable */
#define SYSNMI_VECTOR 0x7C /* 0xFFFC System Non-maskable */
#define RESET_VECTOR 0x7E /* 0xFFFE Reset [Highest Priority] */
/************************************************************
* End of Modules
************************************************************/
#endif /* #ifndef __msp430x552x */
Vorgefundene Kodierung: ASCII (7 bit) | 2
|